A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part II: Full device model and circuit performance benchmarking

被引:527
作者
Deng, Jie [1 ]
Wong, H. -S. Philip
机构
[1] Stanford Univ, Ctr Integrated Syst, Stanford, CA 94305 USA
[2] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
关键词
analytical model; carbon nanotube (CNT); carbon-nanotube field-effect transistor (CNFET); compact model; performance benchmarking; screening effect; SPICE;
D O I
10.1109/TED.2007.909043
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a complete circuit-compatible compact model for single-walled carbon-nanotube field-effect transistors (CNFETs) as an extension to Part I of this two-part paper. For the first time, a universal circuit-compatible CNFET model including the practical device nonidealities is implemented with HSPICE. In addition to the nonidealities included in the companion paper, this paper includes the elastic scattering in the channel region, the resistive source/drain (S/D), the Schottky-barrier resistance, and the parasitic gate capacitances. More than one nanotube per device can be modeled. Compared to silicon technology, the CNFETs show much better device performance based on the intrinsic CV/I gate-delay metric (six times for nFET and 14 times for pFET) than the MOSFET device at the 32-nm node, even with device nonidealities. This large speed improvement is significantly degraded (by a factor of five to eight) by interconnect capacitance in a real circuit environment. We performed circuit-performance comparison with all the standard digital library,cells between CMOS random logic and CNFET random logic with HSPICE simulation. Compared to CMOS circuits, the CNFET circuits with one to ten carbon nanotubes per device is about two to ten times faster, the energy consumption per cycle is about seven to two times lower, and the energy-delay product is about 15-20 times lower, considering the realistic layout pattern and the interconnect wiring capacitance.
引用
收藏
页码:3195 / 3205
页数:11
相关论文
共 32 条
[1]  
Amlani I, 2006, IEEE INT EL DEV M IE, P559
[2]  
[Anonymous], ELECT TRANSPORT MESO
[3]   Luttinger liquid theory as a model of the gigahertz electrical properties of carbon nanotubes [J].
Burke, PJ .
IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2002, 1 (03) :129-144
[4]   New paradigm of predictive MOSFET and interconnect modeling for early circuit simulation [J].
Cao, Y ;
Sato, T ;
Orshansky, M ;
Sylvester, D ;
Hu, CM .
PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, :201-204
[5]   Role of mitogen-activated protein kinase pathway in reactive oxygen species-mediated endothelin-1-induced β-myosin heavy chain gene expression and cardiomyocyte hypertrophy [J].
Cheng, TH ;
Shih, NL ;
Chen, CH ;
Lin, H ;
Liu, JC ;
Chao, HH ;
Liou, JY ;
Chen, YL ;
Tsai, HW ;
Chen, YS ;
Cheng, CF ;
Chen, JJ .
JOURNAL OF BIOMEDICAL SCIENCE, 2005, 12 (01) :123-133
[6]   High performance silicon nanowire field effect transistors [J].
Cui, Y ;
Zhong, ZH ;
Wang, DL ;
Wang, WU ;
Lieber, CM .
NANO LETTERS, 2003, 3 (02) :149-152
[7]   A compact SPICE model for carbon-nanotube field-effect transistors including nonidealities and its application - Part I: Model of the intrinsic channel region [J].
Deng, Jie ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (12) :3186-3194
[8]   Modeling and analysis of planar-gate electrostatic capacitance of 1-D FET with multiple cylindrical conducting channels [J].
Deng, Jie ;
Wong, H.-S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2007, 54 (09) :2377-2385
[9]  
Dwyer C, 2004, 2004 4TH IEEE CONFERENCE ON NANOTECHNOLOGY, P386
[10]   Performance projections for ballistic carbon nanotube field-effect transistors [J].
Guo, J ;
Lundstrom, M ;
Datta, S .
APPLIED PHYSICS LETTERS, 2002, 80 (17) :3192-3194