Reliability-aware optimization for DVS-enabled real-time embedded systems

被引:15
作者
Dabiri, Foad [1 ]
Amini, Naivd [1 ]
Rofouei, Mahsan [1 ]
Sarrafzadeh, Majid [1 ]
机构
[1] Univ Calif Los Angeles, Los Angeles, CA 90024 USA
来源
ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN | 2008年
关键词
D O I
10.1109/ISQED.2008.161
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Power and energy consumption has emerged as the premier and most constraining aspect in modern computational systems. Dynamic Voltage Scheduling (DVS) has been provably one of the most effective techniques used to achieve low power specification. On the other hand, as the feature size of logic gates (and transistors) is becoming smaller and smaller, the effect of soft error rates caused by single event upsets (SEUs) becomes exponentially greater. Lowering supply voltage to save energy increases soft err-or rates caused by SEU for two reasons: 1) lower voltage makes digital circuits more prone to soft errors and H) reduction in supply voltage, increases the duration of process which increases the chances of being hit by SEU. In this paper, we propose an optimal methodology for DVS on a task graph with consideration of soft error rate. We consider the effects of voltage on SEU and incorporate this dependency in our formulation to develop a new method for energy optimization under SEU constraints. We also propose a convex programming formulation that can be solved efficiently and optimally. We show the effectiveness of our optimal results by simulation on TGFF benchmarks.
引用
收藏
页码:780 / 783
页数:4
相关论文
共 16 条
[1]  
BOYD LVS, 2001, CONVEX OPTIMIZATION
[2]  
CAI Y, P ISQED 07, P368
[3]   On transistor level gate sizing for increased robustness to transient faults [J].
Cazeaux, JM ;
Rossi, D ;
Omaña, M ;
Metra, C ;
Chatterjee, A .
11TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, 2005, :23-28
[4]   Basic mechanisms and modeling of single-event upset in digital microelectronics [J].
Dodd, PE ;
Massengill, LW .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2003, 50 (03) :583-602
[5]   Combined time and information redundancy for SEU-tolerance in energy-efficient real-time systems [J].
Ejlali, Alireza ;
Al-Hashimi, Bashir M. ;
Schmitz, Marcus T. ;
Rosinger, Paul ;
Miremadi, Seyed Ghassem .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (04) :323-335
[6]   Sizing consideration for leakage control transistor [J].
Farbiz, F ;
Farazian, M ;
Emadi, M ;
Sadeghi, K .
17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, :639-641
[7]   An efficient voltage scaling algorithm for complex SoCs with few number of voltage modes [J].
Gorjiara, B ;
Bagherzadeh, N ;
Chou, P .
ISLPED '04: PROCEEDINGS OF THE 2004 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2004, :381-386
[8]   Impact of CMOS technology scaling on the atmospheric neutron soft error rate [J].
Hazucha, P ;
Svensson, C .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2000, 47 (06) :2586-2594
[9]   Trading off transient fault tolerance and power consumption in deep submicron (DSM) VLSI circuits [J].
Maheshwari, A ;
Burleson, W ;
Tessier, R .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (03) :299-311
[10]   Combined dynamic voltage scaling and adaptive body biasing for lower power microprocessors under dynamic workloads [J].
Martin, SM ;
Flautner, K ;
Mudge, T ;
Blaauw, D .
IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, :721-725