Aging Adaption in Integrated Circuits Using a Novel Built-In Sensor

被引:17
作者
Wang, Xiaoxiao [1 ,2 ]
Winemberg, Leroy [2 ]
Su, Donglin [1 ]
Tran, Dat [2 ]
George, Saji [2 ]
Ahmed, Nisar [2 ]
Palosh, Steve [2 ]
Dobin, Allan [2 ]
Tehranipoor, Mohammad [3 ]
机构
[1] Beihang Univ, Beijing 100191, Peoples R China
[2] Freescale Semicond Inc, Austin, TX 78735 USA
[3] Univ Connecticut, Dept Elect & Comp Engn, Storrs, CT 06269 USA
基金
美国国家科学基金会;
关键词
Aging adaption; aging sensor; frequency/delay sensor; hot carrier injection (HCI); negative bias temperature instability (NBTI); on-chip structure; NBTI DEGRADATION; MODEL;
D O I
10.1109/TCAD.2014.2366876
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As process technology further scales, aging, noise and variations in integrated circuits (ICs) and systems become a major challenge to both the semiconductor and electronic design automation (EDA) industries, which may cause significantly increased mismatch between modeled and actual silicon behavior, and even IC failure in field. Therefore, the addition of accurate and low-cost on-chip sensors is of great value to reduce the mismatch and perform in-field measurements. This paper presents a novel standard-cell-based sensor for reliability analysis of digital ICs (called Radic), in order to better understand the characteristics of gate, functional path aging and process variations' impact on timing performance, and perform in-field aging measurements. The Radic sensor has been fabricated on two floating gate Freescale SoCs in very advanced technology. The measurement results demonstrate that the resolution can be better than 0.1 ps, and the accuracy is kept throughout aging/process variation. Additionally, a built-in aging adaption system based on Radic sensor is proposed to perform in-field aging adaption. Simulation results verify that, comparing with designs with fixed aging guardband, the proposed aging adaption system releases 80% of aging timing margin, saves silicon area by 1.02%-3.16% at most targeting frequencies, and prevents aging induced failure.
引用
收藏
页码:109 / 121
页数:13
相关论文
共 33 条
[1]  
ABADEER W, 1993, INT REL PHY, P147, DOI 10.1109/RELPHY.1993.283289
[2]  
Agarwal M., 2010, P INT TEST C ITC SAN, P1
[3]   Circuit failure prediction and its application to transistor aging [J].
Agarwal, Mridul ;
Paul, Bipul C. ;
Zhang, Ming ;
Mitra, Subhasish .
25TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2007, :277-+
[4]   A comprehensive model for PMOS NBTI degradation: Recent progress [J].
Alam, M. A. ;
Kufluoglu, H. ;
Varghese, D. ;
Mahapatra, S. .
MICROELECTRONICS RELIABILITY, 2007, 47 (06) :853-862
[5]  
Alkabani Y, 2008, DES AUT CON, P546
[6]  
[Anonymous], 2013, ITRS DESIGN REPORT 2
[7]  
[Anonymous], 2013, DES AUT C DAC 2013 5
[8]   Dynamic digital integrated circuit testing using oscillation-test method [J].
Arabi, K ;
Ihs, H ;
Dufaza, C ;
Kaminska, B .
ELECTRONICS LETTERS, 1998, 34 (08) :762-764
[9]   Self-callibrating online wearout detection [J].
Blome, Jason ;
Feng, Shuguang ;
Gupta, Shantanu ;
Mahlke, Scott .
MICRO-40: PROCEEDINGS OF THE 40TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2007, :109-120
[10]  
Cabe AC, 2009, INT SYM QUAL ELECT, P1, DOI 10.1109/ISQED.2009.4810261