Design of Fault-Tolerant and Reliable Networks-on-Chip

被引:8
作者
Wang, Junshi [1 ]
Ebrahimi, Masoumeh [2 ,3 ]
Huang, Letian [1 ]
Jantsch, Axel [4 ]
Li, Guangjun [1 ]
机构
[1] UESTC, Chengdu, Peoples R China
[2] KTH, Stockholm, Sweden
[3] Univ Turku, SF-20500 Turku, Finland
[4] TU Wien, Vienna, Austria
来源
2015 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI | 2015年
关键词
Fault-tolerant design flow; Networks-on-Chip; Fault modelling; ARCHITECTURE; LOGIC;
D O I
10.1109/ISVLSI.2015.33
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Networks-on-Chips (NoCs) are at the core of high performance multi-processor systems-on-chips. As the number of cores and sub-systems on chip grows, the size and complexity of NoCs increase as well. Due to the process variation, aging effects and soft-errors in current and expected future process generations, the probability of failure in the NoCs rises and has to be fought at all levels: circuit, architecture, and communication protocols. This paper discusses appropriate fault models for NoCs and their effects on the architecture and network levels. A method to design fault-tolerant NoCs comprising of techniques at the link level, the routing level, and the end-to-end level of the communication is presented. In addition, the proposed method offers an isolation technique where the computing cores are decoupled from the faults in the network. This technique avoids or at least attenuates the severe impacts of faults on the network performance and functionality. These point techniques are combined together to design fault-tolerant and reliable NoCs.
引用
收藏
页码:545 / 550
页数:6
相关论文
共 50 条
[41]   Design Space Exploration and Optimization of a Hybrid Fault-Tolerant Architecture [J].
Wali, I. ;
Virazel, A. ;
Bosio, A. ;
Girard, P. ;
Reorda, M. Sonza .
2015 IEEE 21ST INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2015, :89-94
[42]   State observer controller design for packets flow control in networks-on-chip [J].
Sehgal, Vivek Kumar ;
Chauhan, Durg Singh .
JOURNAL OF SUPERCOMPUTING, 2010, 54 (03) :298-329
[43]   Limit on the Addressability of Fault-Tolerant Nanowire Decoders [J].
Chee, Yeow Meng ;
Ling, Alan C. H. .
IEEE TRANSACTIONS ON COMPUTERS, 2009, 58 (01) :60-68
[44]   State observer controller design for packets flow control in networks-on-chip [J].
Vivek Kumar Sehgal ;
Durg Singh Chauhan .
The Journal of Supercomputing, 2010, 54 :298-329
[45]   Modern architecture for photonic networks-on-chip [J].
Sharma, Kapil ;
Sehgal, Vivek Kumar .
JOURNAL OF SUPERCOMPUTING, 2020, 76 (12) :9901-9921
[46]   DyAD - Smart routing for networks-on-chip [J].
Hu, JC ;
Marculescu, R .
41ST DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2004, 2004, :260-263
[47]   Optical routers for photonic networks-on-chip [J].
Yang, Lin ;
Li, Ruiqiang ;
Zhang, Lei ;
Tian, Yonghui ;
Ding, Lianfeng ;
Chen, Hongtao ;
Lu, Yangyang ;
Zhou, Ping ;
Zhu, Weiwei .
2011 ASIA COMMUNICATIONS AND PHOTONICS CONFERENCE AND EXHIBITION (ACP), 2012,
[48]   A Top-Down Modeling Approach for Networks-on-Chip Components Design: A Switch as Case Study [J].
Delgado-Gallardo, V. A. ;
Sandoval-Arechiga, R. ;
Parra-Michel, R. .
IEEE ACCESS, 2023, 11 :4412-4433
[49]   Fault-Tolerant Resource Reasoning [J].
Ntzik, Gian ;
Pinto, Pedro da Rocha ;
Gardner, Philippa .
PROGRAMMING LANGUAGES AND SYSTEMS, APLAS 2015, 2015, 9458 :169-188
[50]   Optical routers for photonic networks-on-chip [J].
Yang, Lin ;
Ji, Ruiqiang ;
Zhang, Lei ;
Tian, Yonghui ;
Ding, Jianfeng ;
Chen, Hongtao ;
Lu, Yangyang ;
Zhou, Ping ;
Zhu, Weiwei .
OPTOELECTRONIC MATERIALS AND DEVICES VI, 2011, 8308