Study of Stencil Printing Technology for Fine Pitch Flip Chip Bumping

被引:0
|
作者
Yang, Jin [1 ]
Cai, Jian [1 ]
Wang, Shuidi [1 ]
Jia, Songliang [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing, Peoples R China
关键词
SOLDER PASTE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As miniaturization is the permanent pursuit of microelectronic industry, stencil printing technology for flip chip bumping has been contributing to this trend for almost half a century. Nowadays, it's still one of the lowest cost solutions to massive manufacture of IC packaging industry. To meet the requirement of further miniaturization, this paper investigated the realization of fine pitch (about 100 mu m and sub 100 mu m) printing bumps on silicon wafers in-house. Electroformed stencil was fabricated and commercial printer was employed for bumping printing. Type-6 solder pastes (both leaded and lead-free), self-designed pallets, dummy wafers, etc., were applied in this report. This paper closely investigated the practicable industry application of the fine pitch printing technology, and showed an integrated process to acquire industry-feasible fine pitch bumps including stencil design, dummy wafer design, materials and equipment preparation, etc. The essential parameters for printing process are presented as well. Finally, the printing results showed that area arrays at pitches larger than 130 mu m and parallel arrays at pitches larger than 110 mu m were well achieved. Meanwhile, the problems on finer pitches' realization, aperture shapes, and solder wettability were brought on.
引用
收藏
页码:820 / 825
页数:6
相关论文
共 50 条
  • [31] Fine Pitch Flip Chip Chip Scale Packaging
    Appelt, Bernd K.
    Chung, Harrison
    Chen, Chienfan
    Wang, Raymond
    EMPC-2011: 18TH EUROPEAN MICROELECTRONICS & PACKAGING CONFERENCE, 2011,
  • [32] Flux Study for Ultra Fine Pitch Flip Chip Packages
    Lee, Wen-Hao
    Lin, G. T.
    Chang, David
    Jiang, Jase
    Chen, Carl
    IMPACT: 2009 4TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE, 2009, : 100 - 103
  • [33] Polymer film deposition with fine pitch openings by stencil printing
    Ezawa, H
    Seto, M
    Miyata, M
    Tazawa, H
    MICROELECTRONICS RELIABILITY, 2003, 43 (03) : 473 - 479
  • [34] Development of fine pitch solder joint interconnection technology for flip chip assembly
    Wei, Z
    Poo, CY
    Waf, LS
    PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 509 - 514
  • [35] Process development of electroplate bumping for ULSI flip chip technology
    Kiumi, R
    Yoshioka, J
    Kuriyama, F
    Saito, N
    Shimoyama, M
    52ND ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2002 PROCEEDINGS, 2002, : 711 - 716
  • [36] Tacky Dots™ technology for flip chip and BGA solder bumping
    Beikmohamadi, A
    Cairncross, A
    Gantzhorn, JE
    Quinn, BR
    Saltzberg, MA
    Hotchkiss, G
    Amador, G
    Jacobs, L
    Stierman, R
    Dunford, S
    Hundt, P
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 448 - 453
  • [37] Stencil printing technology for wafer level bumping at sub-100 micron pitch using Pb-free alloys
    Kay, RW
    de Gourcuff, E
    Desmulliez, MPY
    Jackson, GJ
    Steen, HAH
    Liu, C
    Conway, PP
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 848 - 854
  • [38] Stencil printing process development for low cost flip chip interconnect
    Li, L
    Wiegele, S
    Thompson, P
    Lee, R
    48TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 1998 PROCEEDINGS, 1998, : 421 - 426
  • [39] Plating-free Bumping by Cu Nanopaste and Injection Molded Solder (IMS) for Fine Pitch Flip Chip Joining
    Aoki, Toyohiro
    Nakamura, Eiji
    Kohara, Sayuri
    Marushima, Chinami
    Sueoka, Kuniaki
    Hisada, Takashi
    Yamaguchi, Ryota
    Sekine, Nobuhiro
    Yatsugi, Kenichi
    Yada, Makoto
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 742 - 748
  • [40] Ultra-fine pitch stencil printing for a low cost and low temperature flip-chip assembly process (vol 30, pg 129, 2007)
    Kay, Robert W.
    Stoyanov, Stoyan
    Glinski, Greg P.
    Bailey, Chris
    Desmulliez, Marc P. Y.
    IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2007, 30 (02): : 359 - 359