Study of Stencil Printing Technology for Fine Pitch Flip Chip Bumping

被引:0
|
作者
Yang, Jin [1 ]
Cai, Jian [1 ]
Wang, Shuidi [1 ]
Jia, Songliang [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing, Peoples R China
关键词
SOLDER PASTE;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
As miniaturization is the permanent pursuit of microelectronic industry, stencil printing technology for flip chip bumping has been contributing to this trend for almost half a century. Nowadays, it's still one of the lowest cost solutions to massive manufacture of IC packaging industry. To meet the requirement of further miniaturization, this paper investigated the realization of fine pitch (about 100 mu m and sub 100 mu m) printing bumps on silicon wafers in-house. Electroformed stencil was fabricated and commercial printer was employed for bumping printing. Type-6 solder pastes (both leaded and lead-free), self-designed pallets, dummy wafers, etc., were applied in this report. This paper closely investigated the practicable industry application of the fine pitch printing technology, and showed an integrated process to acquire industry-feasible fine pitch bumps including stencil design, dummy wafer design, materials and equipment preparation, etc. The essential parameters for printing process are presented as well. Finally, the printing results showed that area arrays at pitches larger than 130 mu m and parallel arrays at pitches larger than 110 mu m were well achieved. Meanwhile, the problems on finer pitches' realization, aperture shapes, and solder wettability were brought on.
引用
收藏
页码:820 / 825
页数:6
相关论文
共 50 条
  • [21] Stencil printing process development for flip chip interconnect
    Li, L
    Thompson, P
    IEEE TRANSACTIONS ON ELECTRONICS PACKAGING MANUFACTURING, 2000, 23 (03): : 165 - 170
  • [22] Study of Interconnection Process for Fine Pitch Flip Chip
    Lee, Minjae
    Yoo, Min
    Cho, Jihee
    Lee, Seungki
    Kim, Jaedong
    Lee, Choonheung
    Kang, Daebyoung
    Zwenger, Curtis
    Lanzone, Robert
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 720 - +
  • [23] Low cost bumping by stencil printing:: process qualification for 200 μm pitch
    Kloeser, J
    Heinricht, K
    Jung, E
    Lauter, L
    Ostmann, A
    Aschenbrenner, R
    Reichl, H
    MICROELECTRONICS RELIABILITY, 2000, 40 (03) : 497 - 505
  • [24] Sub-100 micron pitch stencil printing for wafer scale bumping
    Desmulliez, M. P. Y.
    Kay, R. W.
    Abraham, E.
    de Gourcuff, E.
    Jackson, G. J.
    Steen, H. A. H.
    Liu, C.
    Conway, P. P.
    PROCEEDINGS OF THE SEVENTH IEEE CPMT CONFERENCE ON HIGH DENSITY MICROSYSTEM DESIGN, PACKAGING AND FAILURE ANALYSIS (HDP'05), 2005, : 74 - 80
  • [25] Low cost bumping by stencil printing:: Process qualification for 200 μm pitch
    Kloeser, J
    Heinricht, K
    Jung, E
    Lauter, L
    Ostmann, A
    Aschenbrenner, R
    Reichl, H
    1998 INTERNATIONAL SYMPOSIUM ON MICROELECTRONICS, 1998, 3582 : 288 - 298
  • [26] Lead-free flip chip bumping with special focus on stud bumping - A flexible and economical flip chip technology
    Nørlyng, Søren
    Advancing Microelectronics, 2001, 28 (04):
  • [27] Fine pitch stencil printing process modeling and optimization
    Li, Y
    Mahajan, RL
    Nikmanesh, N
    JOURNAL OF ELECTRONIC PACKAGING, 1996, 118 (01) : 1 - 6
  • [28] Volume-controllable Solder Bumping Technology to Package Substrate Using Injection Molded Solder for Fine-pitch Flip Chip
    Aoki, Toyohiro
    Sakuma, Katsuyuki
    Mori, Hiroyuki
    Nakamura, Koki
    Hisada, Takashi
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 585 - 589
  • [29] Low temperature fluxless flip chip technology for fine pitch bonding
    Davoine, C.
    Fendler, M.
    Marion, F.
    Louis, C.
    Fortunier, R.
    56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 24 - +
  • [30] Chip Shooter to Enable Fine Pitch Flip Chip
    Fu, Jie
    Aldrete, Manuel
    Shah, Milind
    2017 IEEE 67TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2017), 2017, : 123 - 129