A Comparative Study of NC and PP-SRAM Cells with 6T SRAM Cell Using 45nm CMOS Technology

被引:0
|
作者
Joshi, V. K. [1 ]
Borkar, S. [1 ]
机构
[1] Manipal Univ, Manipal Inst Technol, Dept Elect & Commun Engn, Manipal 576104, Karnataka, India
来源
2016 INTERNATIONAL CONFERENCE ON ADVANCES IN ELECTRICAL, ELECTRONIC AND SYSTEMS ENGINEERING (ICAEES) | 2016年
关键词
gate leakage; leakage power dissipation; 6T SRAM; NC-SRAM; PP-SRAM;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Data stability, performance and leakage currents are the few important issues of Static Random Access Memory (SRAM) due to scaling down the technology. We revisited these issues by making a comparative study of N-Controlled SRAM cell (NC-SRAM) and PMOS pass transistor SRAM cell (PP SRAM) with conventional 6T SRAM cell. We observe decrease in Static Noise Margin (SNM) of NC-SRAM and PP-SRAM cells with 6T SRAM cell in hold mode by 60.09% and 0.22% at temperature (T) = 25 degrees C, 63.25% and 3.34% at T = 50 degrees C, 63.82% and 3.37% at T = 100 degrees C respectively. For our transistors sizing we obtain a degradation in write operation of NC-SRAM cell by 7.31% compare to 6T SRAM cell, While it is unchanged in case of PP-SRAM cell. Significant reduction in total leakage power is obtained for NC and PP-SRAM cells compared to 6T SRAM cell by 77.06% and 47.42% at T = 25 degrees C, 76.89% and 48.98% at T = 50 degrees C, 76.87% and 50.94% at T = 100 degrees C respectively, which is due to the gate and sub-threshold leakage currents. We also design a 16 bit memory array of 6T, NC and PP SRAM cells. There is a reduction in total leakage power for 16 hit array of NC and PP SRAM cells by 69.86 %, 50.75 % respectively compared to the 16 hit array of 6T SRAM cell. All the simulations are performed by Cadence Virtuoso (version IC 6.1.6.500.1) tool using gpdk 45nm CMOS process technology.
引用
收藏
页码:58 / 62
页数:5
相关论文
共 50 条
  • [41] 3D DEVICE SIMULATION OF 6T SRAM CELL WITH VOLTAGE SCALING IN 90nm CMOS
    Kingra, Sandeep Kaur
    Madhu, Charu
    Sharma, Ashish
    Priya, Nidhi
    2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING, COMPUTING AND CONTROL (ISPCC), 2015, : 241 - 246
  • [42] Performance Evaluation of 6T, 7T & 8T SRAM at 180 nm Technology
    Kumar, Mukesh
    Ubhi, Jagpal Singh
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [43] 16nm 6T and 8T CMOS SRAM Cell Robustness against Process Variability and Aging Effects
    Almeida, Roberto B.
    Butzen, Paulo F.
    Meinhardt, Cristina
    2018 31ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI), 2018,
  • [44] Single Event Upsets characterization of 65 nm CMOS 6T and 8T SRAM cells for ground level environment
    Malagon, Daniel
    Torrens, Gabriel
    Segura, Jaume
    Bota, Sebastia A.
    MICROELECTRONICS RELIABILITY, 2020, 110 (110)
  • [45] Comparison of 130 nm Technology 6T and 8T SRAM Cell Designs for Near-Threshold Operation
    Kutila, Mika
    Paasio, Ari
    Lehtonen, Teijo
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 925 - 928
  • [46] 45nm low-power CMOS SoC technology with aggressive reduction of random variation for SRAM and analog transistors
    Ekbote, S.
    Benaissa, K.
    Obradovic, B.
    Liu, S.
    Shichijo, H.
    Hou, F.
    Blythe, T.
    Houston, T. W.
    Martin, S.
    Taylor, R.
    Singh, A.
    Yang, R.
    Baldwin, G.
    2008 SYMPOSIUM ON VLSI TECHNOLOGY, 2008, : 125 - 126
  • [47] A loadless 6T SRAM cell for sub- & near- threshold operation implemented in 28 nm FD-SOI CMOS technology
    Late, Even
    Ytterdal, Trond
    Aunet, Snorre
    INTEGRATION-THE VLSI JOURNAL, 2018, 63 : 56 - 63
  • [48] Dense N over CMOS 6T SRAM Cells using 3D Sequential Integration
    Lu, C-M. V.
    Fenouillet-Beranger, C.
    Brocard, M.
    Billoint, O.
    Cibrario, G.
    Brunet, L.
    Garros, X.
    Leroux, C.
    Casse, M.
    Laurent, A.
    Toffoli, A.
    Romano, G.
    Kies, R.
    Gassilloud, R.
    Rambal, N.
    Lapras, V.
    Samson, M-P.
    Tallaron, C.
    Tabone, C.
    Previtali, B.
    Barge, D.
    Ayres, A.
    Pasini, L.
    Besombes, P.
    Andrieu, F.
    Batude, P.
    Skotnicki, T.
    Vinet, M.
    2017 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS AND APPLICATION (VLSI-TSA), 2017,
  • [49] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    Kumar, T. Santosh
    Tripathi, Suman Lata
    WIRELESS PERSONAL COMMUNICATIONS, 2023, 130 (01) : 103 - 112
  • [50] Low Power and Suppressed Noise 6T, 7T SRAM Cell Using 18 nm FinFET
    T. Santosh Kumar
    Suman Lata Tripathi
    Wireless Personal Communications, 2023, 130 : 103 - 112