A Comparative Study of NC and PP-SRAM Cells with 6T SRAM Cell Using 45nm CMOS Technology

被引:0
|
作者
Joshi, V. K. [1 ]
Borkar, S. [1 ]
机构
[1] Manipal Univ, Manipal Inst Technol, Dept Elect & Commun Engn, Manipal 576104, Karnataka, India
关键词
gate leakage; leakage power dissipation; 6T SRAM; NC-SRAM; PP-SRAM;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Data stability, performance and leakage currents are the few important issues of Static Random Access Memory (SRAM) due to scaling down the technology. We revisited these issues by making a comparative study of N-Controlled SRAM cell (NC-SRAM) and PMOS pass transistor SRAM cell (PP SRAM) with conventional 6T SRAM cell. We observe decrease in Static Noise Margin (SNM) of NC-SRAM and PP-SRAM cells with 6T SRAM cell in hold mode by 60.09% and 0.22% at temperature (T) = 25 degrees C, 63.25% and 3.34% at T = 50 degrees C, 63.82% and 3.37% at T = 100 degrees C respectively. For our transistors sizing we obtain a degradation in write operation of NC-SRAM cell by 7.31% compare to 6T SRAM cell, While it is unchanged in case of PP-SRAM cell. Significant reduction in total leakage power is obtained for NC and PP-SRAM cells compared to 6T SRAM cell by 77.06% and 47.42% at T = 25 degrees C, 76.89% and 48.98% at T = 50 degrees C, 76.87% and 50.94% at T = 100 degrees C respectively, which is due to the gate and sub-threshold leakage currents. We also design a 16 bit memory array of 6T, NC and PP SRAM cells. There is a reduction in total leakage power for 16 hit array of NC and PP SRAM cells by 69.86 %, 50.75 % respectively compared to the 16 hit array of 6T SRAM cell. All the simulations are performed by Cadence Virtuoso (version IC 6.1.6.500.1) tool using gpdk 45nm CMOS process technology.
引用
收藏
页码:58 / 62
页数:5
相关论文
共 50 条
  • [1] Stability and Performance Analysis of Low Power 6T SRAM Cell and Memristor Based SRAM Cell using 45NM CMOS Technology
    Kumar, A. S. V. S. V. Prabhu Deva
    Suman, B. Shaiwal
    Sarkar, C. Arup
    Kushwaha, D. Vivekanand
    2018 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN ELECTRICAL, ELECTRONICS & COMMUNICATION ENGINEERING (ICRIEECE 2018), 2018, : 2218 - 2222
  • [2] A Low Voltage 6T SRAM Cell Design and Analysis Using Cadence 90nm And 45nm CMOS Technology
    Kalpana, T.
    Reddy, Challa Lakshmi
    Saranya, Bandaru
    Naveen, Poluboyina
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 188 - 194
  • [3] Impact of Design Parameters on 6T and 8T SRAM cells at 45nm technology
    Sharma, Joshika
    Akashe, Shyam
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2015, 10 (01): : 41 - 52
  • [4] Comparative Study on 45nm, 90nm and 180nm 6T SRAM Technologies
    Kumar, Nithin N. R.
    Bhattacharya, Sabitabratta
    Narasimhan, S. Lakshmi
    Naik, Amogh R.
    Hari, Rohanth M.
    2024 7TH INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS, ICDCS 2024, 2024, : 271 - 275
  • [5] Comparison of 6T and 8T SRAM Cell with Parameters at 45 nm Technology
    Sharma, Joshika
    Khandelwal, Saurabh
    Akashe, Shyam
    ADVANCES IN OPTICAL SCIENCE AND ENGINEERING, 2015, 166 : 263 - 267
  • [6] Analysis of Static Noise Margin in 6T Sram Cell At 45 And 32 NM Technology
    Upadhyay, Garima
    Rajput, Amit Singh
    Saxena, Nikhil
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2019, 14 (2-3): : 249 - 257
  • [7] A Comparative Variability Analysis for CMOS and CNFET 6T SRAM cells
    Almudever, Carmen G.
    Rubio, Antonio
    2011 IEEE 54TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2011,
  • [8] A power-efficient impoved-stability 6T SRAM Cell in 45nm Multi-Channel FET technology
    Thomas, Olivier
    Guillaumot, Bernard
    Ernst, Thomas
    Cousin, Bastien
    Rozeau, Olivier
    ESSDERC 2008: PROCEEDINGS OF THE 38TH EUROPEAN SOLID-STATE DEVICE RESEARCH CONFERENCE, 2008, : 150 - +
  • [9] A new asymmetric 6T SRAM cell with a write assist technique in 65 nm CMOS technology
    Farkhani, Hooman
    Peiravi, Ali
    Moradi, Farshad
    MICROELECTRONICS JOURNAL, 2014, 45 (11) : 1556 - 1565
  • [10] A Novel Low Leakage and High Density 5T CMOS SRAM Cell in 45nm Technology
    Gupta, Rohin
    Gill, Sandeep Singh
    Kaur, Navneet
    2014 RECENT ADVANCES IN ENGINEERING AND COMPUTATIONAL SCIENCES (RAECS), 2014,