High-Speed Serial-Parallel Multiplier in Quantum-Dot Cellular Automata

被引:5
|
作者
Sekar, Raja K. [1 ]
Marshal, R. [2 ]
Lakshminarayanan, G. [1 ]
机构
[1] Natl Inst Technol Tiruchirappalli, Dept Elect & Commun Engn, Tiruchirappalli 620015, India
[2] Dept Cyber Secur, Indian Comp Emergency Response Team, New Delhi 110003, India
关键词
Shift registers; Adders; Clocks; Delays; Computer architecture; Logic gates; Nonhomogeneous media; Adder; multiplier; quantum-dot cellular automata (QCA); serial-parallel; shift register; SISO SHIFT REGISTER; DESIGN;
D O I
10.1109/LES.2021.3098017
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum-dot cellular automata (QCA) is a nanotechnology-based circuit design technology to design efficient circuits. Serial-parallel multiplier (SPM) is an efficient hardware circuit used in different applications ranging from simple arithmetic circuits, filters to complex cryptographic systems. In this work, an architecture that can be used for realizing SPM in QCA is discussed. Based on that architecture, an efficient 4-bit SPM is implemented in QCA. The proposed multiplier is also realized using efficient shift registers and adders. Parallel and serial shift registers are introduced in the circuit to store the inputs and outputs to increase the reliability of the circuit. The proposed work is the first of its kind to implement SPM with shift registers to store input and output in QCA. The proposed multiplier without shift registers is efficient and at least 66% faster compared to existing designs. The 4-bit multiplier with shift registers has 2271 cells covering an area of 7.74 mu m(2) with 25.25 clock cycle latency. To showcase, the scalability of a serial adder is also realized using the universal, scalable, and efficient clocking scheme.
引用
收藏
页码:31 / 34
页数:4
相关论文
共 50 条
  • [41] Implementations of Quantum-dot Cellular Automata
    Snider, Gregory
    Orlov, Alexei
    Lent, Craig
    Bernstein, Gary
    Lieberman, Marya
    Fehlner, Thomas
    2006 INTERNATIONAL CONFERENCE ON NANOSCIENCE AND NANOTECHNOLOGY, VOLS 1 AND 2, 2006, : 631 - +
  • [42] High speed and low cost synchronous counter design in quantum-dot cellular automata
    Sangsefidi, Milad
    Abedi, Dariuh
    Yoosefi, Elnaz
    Karimpour, Morteza
    MICROELECTRONICS JOURNAL, 2018, 73 : 1 - 11
  • [43] Quantum-dot cellular automata adders
    Wang, W
    Walus, K
    Jullien, GA
    2003 THIRD IEEE CONFERENCE ON NANOTECHNOLOGY, VOLS ONE AND TWO, PROCEEDINGS, 2003, : 461 - 464
  • [44] PLAs in quantum-dot cellular automata
    Crocker, Michael
    Hu, Xiaobo Sharon
    Niemier, Michael
    Yan, Minjun
    Bernstein, Gary
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2008, 7 (03) : 376 - 386
  • [45] Electronic Quantum-dot Cellular Automata
    Snider, Gregory L.
    Orlov, Alexei O.
    Joshi, Vishwanath
    Joyce, Robin A.
    Qi, Hua
    Yadavalli, Kameshwar K.
    Bernstein, Gary H.
    Fehlner, Thomas P.
    Lent, Craig S.
    2008 9TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1-4, 2008, : 549 - 552
  • [46] PLAs in Quantum-dot Cellular Automata
    Hu, Xiaobo Sharon
    Crocker, Michael
    Niemier, Michael
    Yan, Minjun
    Bernstein, Gary
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 242 - +
  • [47] Quantum computing with quantum-dot cellular automata
    Toáth, G.
    Lent, C.S.
    Physical Review A. Atomic, Molecular, and Optical Physics, 2001, 63 (05): : 523151 - 523159
  • [48] Quantum-Dot Cellular Automata Divider
    Krrabaj, Samedin
    Canhasi, Ercan
    Bajrami, Xhevahir
    2017 6TH MEDITERRANEAN CONFERENCE ON EMBEDDED COMPUTING (MECO), 2017, : 271 - 274
  • [49] Photonic serial-parallel conversion of high-speed OTDM data
    Dennis, ML
    Kaechele, WI
    Burns, WK
    Carruthers, TF
    Duling, IN
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2000, 12 (11) : 1561 - 1563
  • [50] Parallel Prefix Adder Design Using Quantum-dot Cellular Automata
    Escobar, Kim A.
    Ribas, Renato P.
    2013 26TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN (SBCCI 2013), 2013,