High-Speed Serial-Parallel Multiplier in Quantum-Dot Cellular Automata

被引:5
|
作者
Sekar, Raja K. [1 ]
Marshal, R. [2 ]
Lakshminarayanan, G. [1 ]
机构
[1] Natl Inst Technol Tiruchirappalli, Dept Elect & Commun Engn, Tiruchirappalli 620015, India
[2] Dept Cyber Secur, Indian Comp Emergency Response Team, New Delhi 110003, India
关键词
Shift registers; Adders; Clocks; Delays; Computer architecture; Logic gates; Nonhomogeneous media; Adder; multiplier; quantum-dot cellular automata (QCA); serial-parallel; shift register; SISO SHIFT REGISTER; DESIGN;
D O I
10.1109/LES.2021.3098017
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Quantum-dot cellular automata (QCA) is a nanotechnology-based circuit design technology to design efficient circuits. Serial-parallel multiplier (SPM) is an efficient hardware circuit used in different applications ranging from simple arithmetic circuits, filters to complex cryptographic systems. In this work, an architecture that can be used for realizing SPM in QCA is discussed. Based on that architecture, an efficient 4-bit SPM is implemented in QCA. The proposed multiplier is also realized using efficient shift registers and adders. Parallel and serial shift registers are introduced in the circuit to store the inputs and outputs to increase the reliability of the circuit. The proposed work is the first of its kind to implement SPM with shift registers to store input and output in QCA. The proposed multiplier without shift registers is efficient and at least 66% faster compared to existing designs. The 4-bit multiplier with shift registers has 2271 cells covering an area of 7.74 mu m(2) with 25.25 clock cycle latency. To showcase, the scalability of a serial adder is also realized using the universal, scalable, and efficient clocking scheme.
引用
收藏
页码:31 / 34
页数:4
相关论文
共 50 条
  • [21] Quantum-dot cellular automata
    Snider, GL
    Orlov, AO
    Amlani, I
    Bernstein, GH
    Lent, CS
    Merz, JL
    Porod, W
    MICROELECTRONIC ENGINEERING, 1999, 47 (1-4) : 261 - 263
  • [22] Quantum-dot cellular automata
    Snider, GL
    Orlov, AO
    Amlani, I
    Zuo, X
    Bernstein, GH
    Lent, CS
    Merz, JL
    Porod, W
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY A, 1999, 17 (04): : 1394 - 1398
  • [23] Quantum-dot cellular automata
    Snider, GL
    Orlov, AO
    Kummamuru, RK
    Ramasubramaniam, R
    Amlani, I
    Bernstein, GH
    Lent, CS
    CURRENT ISSUES IN HETEROEPITAXIAL GROWTH-STRESS RELAXATION AND SELF ASSEMBLY, 2002, 696 : 221 - 231
  • [24] Quantum-dot cellular automata
    Cole, T
    Lusth, JC
    PROGRESS IN QUANTUM ELECTRONICS, 2001, 25 (04) : 165 - 189
  • [25] Quantum-dot cellular automata
    Snider, GL
    Orlov, AO
    Kummamuru, R
    Timler, J
    Toth, G
    Bernstein, GH
    Lent, CS
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 875 - 880
  • [26] Radix-4 Recoded Multiplier on Quantum-Dot Cellular Automata
    Hanninen, Ismo
    Takala, Jarmo
    EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING, AND SIMULATION, PROCEEDINGS, 2009, 5657 : 118 - 127
  • [27] Programmable multiplier circuit designed for quantum-dot cellular automata devices
    Teen, Y. P. Arul
    Subha, M.
    Shabeer, Shahul Hameed
    Rajesh, K. B.
    MATERIALS TODAY-PROCEEDINGS, 2021, 37 : 1295 - 1300
  • [28] An efficient design and implementation of Vedic multiplier in quantum-dot cellular automata
    Reddy, B. Naresh Kumar
    Vani, B. Veena
    Lahari, G. Bhavya
    TELECOMMUNICATION SYSTEMS, 2020, 74 (04) : 487 - 496
  • [29] Quantum-dot cellular automata
    Department of Electrical Engineering, University of Notre Dame, Notre Dame, IN 46556, United States
    Microelectron Eng, 1 (261-263):
  • [30] An efficient design and implementation of Vedic multiplier in quantum-dot cellular automata
    B. Naresh Kumar Reddy
    B. Veena Vani
    G. Bhavya Lahari
    Telecommunication Systems, 2020, 74 : 487 - 496