A GHz MOS adaptive pipeline technique using MOS current-mode logic

被引:68
作者
Mizuno, M [1 ]
Yamashina, M [1 ]
Furuta, K [1 ]
Igura, H [1 ]
Abiko, H [1 ]
Okabe, K [1 ]
Ono, A [1 ]
Yamada, H [1 ]
机构
[1] NEC CORP LTD, ULSI DEVICE DEV LABS, KANAGAWA 229, JAPAN
关键词
D O I
10.1109/4.509864
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an adaptive pipeline (APL) technique, which is a new pipeline scheme capable of compensating for device-parameter deviations and for operating-environment variations. This technique can also compensate for clock skew and eliminate excessive power dissipation in current-mode logic (CML) circuits. The APL technique is here applied to a 0.4-mu m MOS 1.6-V 1-GHz 64-bit double-stage pipe-line adder, and this paper shows that the adder can operate accurately on condition that the clock has 20% skew. The APL technique uses MOS current-mode logic (MCML) circuits, whose propagation delay time can be varied by the control ports. MCML circuits can operate with lower signal voltage swing and higher operating frequency at lower supply voltage than CMOS circuits can. This paper also shows that MCML circuits are suitable for a few-noise variable delay circuit, Measurement results show that jitter of MCML circuits is about 65% that of CMOS circuits.
引用
收藏
页码:784 / 791
页数:8
相关论文
共 10 条
[1]  
ALLSTOT DJ, 1993, IEEE CIRCUITS DE SEP, P18
[2]  
BRENT RP, 1982, IEEE T COMPUT, V31
[3]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[4]   A VARIABLE DELAY-LINE PLL FOR CPU - COPROCESSOR SYNCHRONIZATION [J].
JOHNSON, MG ;
HUDSON, EL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (05) :1218-1223
[5]  
MIZUNO M, 1994, 1994 SYMPOSIUM ON VLSI CIRCUITS, P27
[6]  
SETA K, 1995, ISSCC DIG TECH PAP I, V38, P318, DOI 10.1109/ISSCC.1995.535572
[7]  
SUZUKI K, 1993, P IEEE 1993 CUST INT
[8]  
YAMASHINA M, 1992, IEICE T ELECTRON, VE75C, P1181
[9]  
Yamashina M., 1994, 1994 IEEE Symposium on Low Power Electronics. Digest of Technical Papers (Cat. No.94TH0669-2), P80, DOI 10.1109/LPE.1994.573212
[10]   A PLL CLOCK GENERATOR WITH 5 TO 110 MHZ OF LOCK RANGE FOR MICROPROCESSORS [J].
YOUNG, IA ;
GREASON, JK ;
WONG, KL .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (11) :1599-1607