A 1.6-GS/s 12.2-mW Seven-/Eight-Way Split Time-Interleaved SAR ADC Achieving 54.2-dB SNDR With Digital Background Timing Mismatch Calibration

被引:54
作者
Guo, Mingqiang [1 ,2 ]
Mao, Jiaji [1 ,2 ]
Sin, Sai-Weng [1 ,2 ]
Wei, Hegong [3 ]
Martins, Rui P. [1 ,2 ,4 ]
机构
[1] Univ Macau, State Key Lab Analog & Mixed Signal VLSI, Inst Microelect, Taipa 999078, Macao, Peoples R China
[2] Univ Macau, Fac Sci & Technol ECE, Taipa 999078, Macao, Peoples R China
[3] Univ Texas Austin, Comp Engn Dept, Austin, TX 78712 USA
[4] Univ Lisbon, Inst Super Tecnico, P-1049001 Lisbon, Portugal
关键词
Calibration; Timing; Clocks; Impedance; Signal to noise ratio; Channel estimation; Jitter; Analog-to-digital converter (ADC); digital background calibration; split ADC; time-interleaved (TI) ADC; timing-skew mismatch; SKEW CALIBRATION;
D O I
10.1109/JSSC.2019.2945298
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a split time-interleaved (TI) successive-approximation register (SAR) analog-to-digital converter (ADC) with digital background timing-skew mismatch calibration. It divides a TI-SAR ADC into two split parts with the same overall sampling rate but different numbers of TI channels. Benefitting from the proposed split TI topology, the timing-skew calibration convergence speed is fast without any extra analog circuits. The input impedance of the overall TI-ADC remains unchanged, which is essential for the preceding driving stage in a high-speed application. We designed a prototype seven-/eight-way split TI-ADC implemented in 28-nm CMOS. After a digital background timing-skew calibration, it reaches a 54.2-dB signal-to-noise-and-distortion ratio (SNDR) and 67.1-dB spurious free dynamic range (SFDR) with a near Nyquist rate input signal and a 2.5-GHz effective resolution bandwidth (ERBW). Furthermore, the power consumption of ADC core (mismatch calibration off-chip) is 12.2-mW running at 1.6 GS/s, leading to a Walden figure-of-merit (FOM) of 18.2 fJ/conv.-step and a Schreier FOM of 162.4 dB, respectively.
引用
收藏
页码:693 / 705
页数:13
相关论文
共 26 条
  • [1] A 5 GS/s 150 mW 10 b SHA-Less Pipelined/SAR Hybrid ADC for Direct-Sampling Systems in 28 nm CMOS
    Brandolini, Massimo
    Shin, Young J.
    Raviprakash, Karthik
    Wang, Tao
    Wu, Rong
    Geddada, Hemasundar Mohan
    Ko, Yen-Jen
    Ding, Yen
    Huang, Chun-Sheng
    Shih, Wei-Ta
    Hsieh, Ming-Hung
    Chou, Acer Wei-Te
    Li, Tianwei
    Shrivastava, Ayaskant
    Chen, Dominique Yi-Chun
    Hung, Bryan Juo-Jung
    Cusmai, Giuseppe
    Wu, Jiangfeng
    Zhang, Mo Maggie
    Yao, Yuan
    Unruh, Greg
    Venes, Ardie
    Huang, Hung Sen
    Chen, Chun-Ying
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (12) : 2922 - 2934
  • [2] Dyer Kenneth C., 2018, IEEE Solid-State Circuits Magazine, V10, P61, DOI 10.1109/MSSC.2018.2844609
  • [3] A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration
    El-Chammas, Manar
    Murmann, Boris
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) : 838 - 847
  • [4] Guo MM, 2019, 2019 TENTH INTERNATIONAL GREEN AND SUSTAINABLE COMPUTING CONFERENCE (IGSC), DOI [10.1109/igsc48788.2019.8957195, 10.1109/CICC.2019.8780222]
  • [5] All-Digital Calibration of Timing Skews for TIADCs Using the Polyphase Decomposition
    Han Le Duc
    Duc Minh Nguyen
    Jabbour, Chadi
    Graba, Tarik
    Desgreys, Patricia
    Jamin, Olivier
    Van Tam Nguyen
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63 (01) : 99 - 103
  • [6] Hong HK, 2015, ISSCC DIG TECH PAP I, V58, P470
  • [7] A Time-Interleaved 12-b 270-MS/s SAR ADC With Virtual-Timing-Reference Timing-Skew Calibration Scheme
    Kang, Hyun-Wook
    Hong, Hyeok-Ki
    Kim, Wan
    Ryu, Seung-Tak
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (09) : 2584 - 2594
  • [8] Le Dortz N, 2014, ISSCC DIG TECH PAP I, V57, P386, DOI 10.1109/ISSCC.2014.6757481
  • [9] A 1 GS/s 10b 18.9 mW Time-Interleaved SAR ADC With Background Timing Skew Calibration
    Lee, Sunghyuk
    Chandrakasan, Anantha P.
    Lee, Hae-Seung
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (12) : 2846 - 2856
  • [10] A 10-bit 2.6-GS/s Time-Interleaved SAR ADC With a Digital-Mixing Timing-Skew Calibration Technique
    Lin, Chin-Yu
    Wei, Yen-Hsin
    Lee, Tai-Cheng
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (05) : 1508 - 1517