At-speed test for path delay faults using practical techniques

被引:1
|
作者
Qiu, WQ [1 ]
Wang, J [1 ]
Lu, X [1 ]
Li, Z [1 ]
Walker, DMH [1 ]
Shi, WP [1 ]
机构
[1] Texas A&M Univ, Dept Comp Sci, College Stn, TX 77843 USA
来源
DBT 2004: PROCEEDINGS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON CURRENT & DEFECT BASED TESTING | 2004年
关键词
D O I
10.1109/DBT.2004.1408957
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To detect the smallest delay faults at a fault site, the longest path(s) through it must be tested at full speed. Most existing test generation tools are either inefficient in automatically identifying the longest testable paths due to the high computational complexity or do not support at-speed test using existing practical design-for-testability structures, such as scan design. In this work a test generation methodology for scan-based synchronous sequential circuits is presented, under two at-speed test strategies used in industry. The two strategies are compared and the test generation efficiency is evaluated on the ISCAS89 benchmark circuits.
引用
收藏
页码:61 / 66
页数:6
相关论文
共 50 条
  • [31] A rated-clock test method for path delay faults
    Bose, S
    Agrawal, P
    Agrawal, VD
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1998, 6 (02) : 323 - 331
  • [32] Test generation for primitive path delay faults in combinational circuits
    Tekumalla, RC
    Menon, PR
    1997 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN - DIGEST OF TECHNICAL PAPERS, 1997, : 636 - 641
  • [33] LFSR-Based Test Generation for Path Delay Faults
    Pomeranz, Irith
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2019, 38 (02) : 345 - 353
  • [34] On Bias in Transition Coverage of Test Sets for Path Delay Faults
    Pomeranz, Irith
    Reddy, Sudhakar M.
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 349 - 352
  • [35] Selection of potentially testable path delay faults for test generation
    Murakami, A
    Kajihara, S
    Sasao, T
    Pomeranz, I
    Reddy, SM
    INTERNATIONAL TEST CONFERENCE 2000, PROCEEDINGS, 2000, : 376 - 384
  • [36] At-speed Test of High-speed DUT using Built-off Test Interface
    Park, Joonsung
    Lee, Jae Wook
    Chung, Jaeyong
    Han, Kihyuk
    Abraham, Jacob A.
    Byun, Eonjo
    Woo, Cheol-Jong
    Oh, Sejang
    2010 19TH IEEE ASIAN TEST SYMPOSIUM (ATS 2010), 2010, : 269 - 274
  • [37] Using At-Speed BIST to Test LVDS Serializer/Deserializer Function
    Magnus Eckersand
    Fredrik Franzon
    Ken Filliter
    Journal of Electronic Testing, 2002, 18 : 171 - 177
  • [38] Using At-speed BIST to test LVDS serializer/deserializer function
    Eckersand, M
    Franzon, F
    Filliter, K
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2002, 18 (02): : 171 - 177
  • [39] Using at-speed BIST to test LVDS serializer/deserializer function
    Eckersand, M
    Franzon, F
    Filliter, K
    ETW 2001: IEEE EUROPEAN TEST WORKSHOP, PROCEEDINGS, 2001, : 140 - 145
  • [40] Programmable logic BIST for at-speed test
    Huang, Yu
    Lin, Xijiang
    PROCEEDINGS OF THE 16TH ASIAN TEST SYMPOSIUM, 2007, : 295 - +