Sensitisable-path-oriented clustered voltage scaling technique for low power

被引:3
作者
Jou, JY [1 ]
Chou, DS [1 ]
机构
[1] Natl Chiao Tung Univ, Dept Elect Engn, Hsinchu 300, Taiwan
来源
IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES | 1998年 / 145卷 / 04期
关键词
clustered voltage scaling technique; benchmark circuits;
D O I
10.1049/ip-cdt:19982018
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Because the average power consumption of CMOS digital circuits is consumption proportional voltage, a clustered voltage scaling (CVS) technique has previously been proposed to reduce power without sacrificing the circuit performance. In this paper the authors propose a path-oriented CVS algorithm, which can take the false paths into account. Extensive experiments are conducted on ISCAS85 benchmark circuits. These experiments show that many more gates can be voltage scaled down in comparison with the original CVS technique. An additional 22% power reduction ratio over that of the original CVS technique is achieved.
引用
收藏
页码:301 / 307
页数:7
相关论文
共 12 条
[1]  
BRAND D, 1986, TIMING ANAL USING FU
[2]   LOW-POWER CMOS DIGITAL DESIGN [J].
CHANDRAKASAN, AP ;
SHENG, S ;
BRODERSEN, RW .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) :473-484
[3]   CRITICAL PATH SELECTION FOR PERFORMANCE OPTIMIZATION [J].
CHEN, HC ;
DU, DH ;
LIU, LR .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (02) :185-195
[4]  
CIRIT MA, 1987, P ACM IEEE DES AUT C, P121
[5]  
DEVADAS S, 1991, P IEEE ACM INT C COM, P176
[6]  
DU DHC, 1989, P 26 DES AUT C, P555
[7]  
GASSER L, 1984, P 21 DES AUT C, P529
[8]  
IN HR, 1994, P IEEE ACM INT C COM
[9]  
JONE WB, 1993, P 30 DES AUT C, P135
[10]  
PERREMANS S, 1989, P 26 DES AUT C, P568