Full-chip routing optimization with RLC crosstalk budgeting

被引:12
|
作者
Xiong, JJ [1 ]
He, L [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
基金
美国国家科学基金会;
关键词
budgeting; crosstalk; inductance; interconnect optimization; routing; shielding;
D O I
10.1109/TCAD.2004.823347
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Existing layout-optimization methods for both capacitive and inductive (RLC) crosstalk reduction assume a set of interconnects with a priori given crosstalk bounds in a routing region. RLC crosstalk budgeting is critical for effectively applying these methods at the full-chip level. In this paper, we formulate a full-chip routing optimization problem with RLC crosstalk budgeting, and solve this problem with a multiphase algorithm. In phase I, we solve an optimal RLC crosstalk budgeting based on linear programming to partition crosstalk bounds at sinks into bounds for net segments in routing regions. In phase II, we perform simultaneous shield insertion and net ordering to meet the partitioned crosstalk bounds in each region. In phase III, we carry out a local refinement procedure to reduce the total number of shields. Compared with the best alternative approach in experiments, the proposed algorithm reduces the total routing area by up to 5.71% and uses less runtime. To the best of our knowledge, this work is the first in-depth study on full-chip routing optimization with RLC crosstalk budgeting.
引用
收藏
页码:366 / 377
页数:12
相关论文
共 50 条
  • [21] Congestion-Driven Multilevel Full-Chip Routing Framework
    姚海龙
    蔡懿慈
    洪先龙
    Tsinghua Science and Technology, 2008, (06) : 843 - 849
  • [22] Full-chip OPC
    Arthur, Graham
    Martin, Bryan
    European Semiconductor, 1999, 21 (02):
  • [23] Full-Chip Routing System for Reducing Cu CMP & ECP Variation
    Jia, Yanming
    Cai, Yici
    Hong, Xianlong
    SBCCI 2008: 21ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2008, : 10 - 15
  • [24] Cut Mask Optimization With Wire Planning in Self-Aligned Multiple Patterning Full-Chip Routing
    Fang, Shao-Yun
    Wu, Kuo-Hao
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (02) : 581 - 593
  • [25] Cut Mask Optimization with Wire Planning in Self-Aligned Multiple Patterning Full-Chip Routing
    Fang, Shao-Yun
    2015 20TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2015, : 396 - 401
  • [26] Multilevel full-chip gridless routing considering optical proximity correction
    Chen, Tai-Chen
    Chang, Yao-Wen
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1160 - 1163
  • [27] Elimination of false aggressors using the functional relationship for full-chip crosstalk analysis
    Yang, JS
    Kim, JY
    Choi, JH
    Yoo, MH
    Kong, JT
    4TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2003, : 344 - 347
  • [29] Full-chip reliability analysis
    Rochel, S
    Steele, G
    Lloyd, JR
    Hussain, SZ
    Overhauser, D
    1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 356 - 362
  • [30] Full-chip harmonic balance
    Long, D
    Melville, R
    Ashby, K
    Horton, B
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 379 - 382