Full-chip routing optimization with RLC crosstalk budgeting

被引:12
|
作者
Xiong, JJ [1 ]
He, L [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Los Angeles, CA 90095 USA
基金
美国国家科学基金会;
关键词
budgeting; crosstalk; inductance; interconnect optimization; routing; shielding;
D O I
10.1109/TCAD.2004.823347
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Existing layout-optimization methods for both capacitive and inductive (RLC) crosstalk reduction assume a set of interconnects with a priori given crosstalk bounds in a routing region. RLC crosstalk budgeting is critical for effectively applying these methods at the full-chip level. In this paper, we formulate a full-chip routing optimization problem with RLC crosstalk budgeting, and solve this problem with a multiphase algorithm. In phase I, we solve an optimal RLC crosstalk budgeting based on linear programming to partition crosstalk bounds at sinks into bounds for net segments in routing regions. In phase II, we perform simultaneous shield insertion and net ordering to meet the partitioned crosstalk bounds in each region. In phase III, we carry out a local refinement procedure to reduce the total number of shields. Compared with the best alternative approach in experiments, the proposed algorithm reduces the total routing area by up to 5.71% and uses less runtime. To the best of our knowledge, this work is the first in-depth study on full-chip routing optimization with RLC crosstalk budgeting.
引用
收藏
页码:366 / 377
页数:12
相关论文
共 50 条
  • [1] Minimum shield insertion on full-chip RLC crosstalk budgeting routing
    Hung, Peng-Yang
    Lou, Ying-Shu
    Li, Yih-Lang
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 514 - 519
  • [2] Minimum Shield Insertion on Full-Chip RLC Crosstalk Budgeting Routing
    Hung, Peng-Yang
    Lou, Ying-Shu
    Li, Yih-Lang
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (03) : 880 - 889
  • [3] Post global routing RLC crosstalk budgeting
    Xiong, JJ
    Chen, J
    Ma, J
    He, L
    IEEE/ACM INTERNATIONAL CONFERENCE ON CAD-02, DIGEST OF TECHNICAL PAPERS, 2002, : 504 - 509
  • [4] Crosstalk- and performance-driven multilevel full-chip routing
    Ho, TY
    Chang, YW
    Chen, SJ
    Lee, DT
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (06) : 869 - 878
  • [5] Multilevel approach to full-chip gridless routing
    Cong, J
    Fang, J
    Zhang, Y
    ICCAD 2001: IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2001, : 396 - 403
  • [6] Full-chip source and mask optimization
    Tsai, Min-Chun
    Hsu, Stephen
    Chen, Luoqi
    Lu, Yen-Wen
    Li, Jiangwei
    Chen, Frank
    Chen, Hong
    Tao, Jun
    Chen, Been-Der
    Feng, Hanying
    Wong, William
    Yuan, Wei
    Li, Xiaoyang
    Li, Zhipan
    Li, Liang
    Dover, Russell
    Liu, Hua-yu
    Koonmen, Jim
    OPTICAL MICROLITHOGRAPHY XXIV, 2011, 7973
  • [7] Multilevel full-chip routing with testability and yield enhancement
    Li, Katherine Shu-Min
    Chang, Yao-Wen
    Lee, Chung-Len
    Sul, Chauchin
    Chen, Jwu E.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (09) : 1625 - 1636
  • [8] Full-chip multilevel routing for power and signal integrity
    Xiong, Jinjun
    He, Lei
    INTEGRATION-THE VLSI JOURNAL, 2007, 40 (03) : 226 - 234
  • [9] MR: A new framework for multilevel full-chip routing
    Chang, YW
    Lin, SP
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (05) : 793 - 800
  • [10] Full-chip multilevel routing for power and signal integrity
    Xiong, JJ
    He, L
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 1116 - 1121