Rapid Estimation of DSPs Utilization for Efficient High-Level Synthesis

被引:0
|
作者
Aung, Yan Lin [1 ]
Lam, Siew-Kei [1 ]
Srikanthan, Thambipillai [1 ]
机构
[1] Nanyang Technol Univ, Sch Comp Engn, CHiPES Res Ctr, Singapore, Singapore
关键词
DSP blocks utilization; high-level estimation; high-level synthesis; DESIGNS;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High-level synthesis tools are increasingly adopted for designing complex applications on FPGAs. These tools necessitate fast and accurate estimation of FPGA resources in order to produce good design solutions while minimizing design time. Multiplication operations are very commonly found in signal processing, communication, video and image processing applications. In this paper, we present a rapid technique to estimate DSPs utilization for different types of multiplication operations during high-level synthesis. The proposed technique models the synthesis inferences and optimizations performed by state-of-the-art FPGA design tool in order to reliably estimate the number of DSPs and associated LUTs cost of multiplication operations.
引用
收藏
页码:1261 / 1265
页数:5
相关论文
共 50 条
  • [1] Compiling high-level languages to DSPs
    Allen, R
    IEEE SIGNAL PROCESSING MAGAZINE, 2005, 22 (03) : 47 - 56
  • [2] HIGH-LEVEL MOTION CONTROL PROGRAMMING USING DSPS
    MESHKAT, S
    CONTROL ENGINEERING, 1988, 35 (02) : 50 - 51
  • [3] Efficient Translation Validation of High-Level Synthesis
    Li, Tun
    Guo, Yang
    Liu, Wanwei
    Ma, Chiyuan
    PROCEEDINGS OF THE FOURTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2013), 2013, : 516 - 522
  • [4] Efficient library characterization for high-level power estimation
    Ben Dhaou, I
    Tenhunen, H
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (06) : 657 - 661
  • [5] Rapid estimation of control delay from high-level specifications
    Gupta, Gagan Raj
    Gupta, Madhur
    Panda, Preeti Ranjan
    43RD DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2006, 2006, : 455 - +
  • [6] Estimation of BIST Resources During High-Level Synthesis
    Ishwar Parulkar
    Sandeep K. Gupta
    Melvin A. Breuer
    Journal of Electronic Testing, 1998, 13 : 221 - 237
  • [7] Estimation of BIST resources during high-level synthesis
    Parulkar, I
    Gupta, SK
    Breuer, MA
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 1998, 13 (03): : 221 - 237
  • [8] Power Estimation Methodology for a High-Level Synthesis Framework
    Ahuja, Sumit
    Mathaikutty, Deepak A.
    Singh, Gaurav
    Stetzer, Joe
    Shukla, Sandeep K.
    Dingankar, Ajit
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 541 - +
  • [9] Efficient scheduling of behavioural descriptions in high-level synthesis
    Kollig, P
    AlHashimi, BM
    Abbott, KM
    IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 1997, 144 (02): : 75 - 82
  • [10] FAMOS - AN EFFICIENT SCHEDULING ALGORITHM FOR HIGH-LEVEL SYNTHESIS
    PARK, IC
    KYUNG, CM
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1993, 12 (10) : 1437 - 1448