Low-power VLSI architecture for a new block-matching motion estimation algorithm using dual-bit-resolution images

被引:0
|
作者
Zhang, WJ [1 ]
Zhou, RD
Ishitani, T
Kasai, R
Kondo, T
机构
[1] Tsing Hua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] NTT Elect Corp, Ebina 2430432, Japan
[3] Mie Univ, Dept Informat Engn, Tsu, Mie 5188507, Japan
关键词
motion estimation; low bit resolution; VLSI architecture; parallelism; low power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an improved multiresolution telescopic search algorithm (MRTlcSA) for block-matching motion estimation. The algorithm uses images with full and reduced bit resolution, and uses motion-track and adaptive-search-window strategies. Simulation results show that the proposed algorithm has low computational complexity and achieves good image quality. We have developed a systolic-architecture-based search engine that has split data paths. In the case of low bit-resolution, the throughput is increased by enhancing the operating parallelism. The new motion estimator works at a low clock frequency and a low supply voltage, and therefore has low power consumption.
引用
收藏
页码:399 / 409
页数:11
相关论文
共 36 条