Low-power VLSI architecture for a new block-matching motion estimation algorithm using dual-bit-resolution images

被引:0
|
作者
Zhang, WJ [1 ]
Zhou, RD
Ishitani, T
Kasai, R
Kondo, T
机构
[1] Tsing Hua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] NTT Elect Corp, Ebina 2430432, Japan
[3] Mie Univ, Dept Informat Engn, Tsu, Mie 5188507, Japan
关键词
motion estimation; low bit resolution; VLSI architecture; parallelism; low power;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper describes an improved multiresolution telescopic search algorithm (MRTlcSA) for block-matching motion estimation. The algorithm uses images with full and reduced bit resolution, and uses motion-track and adaptive-search-window strategies. Simulation results show that the proposed algorithm has low computational complexity and achieves good image quality. We have developed a systolic-architecture-based search engine that has split data paths. In the case of low bit-resolution, the throughput is increased by enhancing the operating parallelism. The new motion estimator works at a low clock frequency and a low supply voltage, and therefore has low power consumption.
引用
收藏
页码:399 / 409
页数:11
相关论文
共 36 条
  • [1] A low-power VLSI architecture for full-search block-matching motion estimation
    Do, VL
    Yun, KY
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS FOR VIDEO TECHNOLOGY, 1998, 8 (04) : 393 - 398
  • [2] A low-power systolic array architecture for block-matching motion estimation
    Miyakoshi, J
    Murachi, Y
    Hamano, K
    Matsuno, T
    Miyama, M
    Yoshimoto, M
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04): : 559 - 569
  • [3] A VLSI-based parallel architecture for block-matching motion estimation in low bit-rate video coding
    Xu, DL
    Batatia, H
    Sotudeh, R
    INTERNATIONAL CONFERENCE ON PARALLEL AND DISTRIBUTED PROCESSING TECHNIQUES AND APPLICATIONS, VOLS I-V, PROCEEDINGS, 1999, : 1270 - 1276
  • [4] FPGA-based architecture for block-matching motion estimation algorithm
    Reddy, V. S. K.
    Sengupta, Somnath
    WMSCI 2007 : 11TH WORLD MULTI-CONFERENCE ON SYSTEMICS, CYBERNETICS AND INFORMATICS, VOL V, POST CONFERENCE ISSUE, PROCEEDINGS, 2007, : 205 - 208
  • [5] An algorithm and a flexible architecture for fast block-matching motion estimation
    Choi, J
    Togawa, N
    Yanagisawa, M
    Ohtsuki, T
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2002, E85A (12): : 2603 - 2611
  • [6] A new efficient block-matching algorithm for motion estimation
    Mahmoud, H
    Goel, S
    Shaaban, M
    Bayoumi, M
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2006, 42 (01): : 21 - 33
  • [7] A New Efficient Block-Matching Algorithm for Motion Estimation
    Hanan Mahmoud
    Sumeer Goel
    Mohsen Shaaban
    Magdy Bayoumi
    Journal of VLSI signal processing systems for signal, image and video technology, 2006, 42 : 21 - 33
  • [8] Block-matching motion estimation using correlation search algorithm
    Tsai, JC
    Hsieh, CH
    Weng, SK
    Lai, MF
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 1998, 13 (02) : 119 - 133
  • [9] A new diamond search algorithm for fast block-matching motion estimation
    Zhu, S
    Ma, KK
    IEEE TRANSACTIONS ON IMAGE PROCESSING, 2000, 9 (02) : 287 - 290
  • [10] Low power full search block matching motion estimation VLSI architectures
    Elgamel, MA
    Bayoumi, MA
    Shams, AM
    Zavidovique, B
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2004, 13 (06) : 1271 - 1288