A method for I/O pins partitioning targeting 3D VLSI circuits

被引:0
|
作者
Hentschke, Renato [1 ]
Sawicki, Sandro [1 ]
Johann, Marcelo [1 ]
Reis, Ricardo [1 ]
机构
[1] Univ Fed Rio Grande do Sul, Inst Informat, BR-91501970 Porto Alegre, RS, Brazil
来源
VLSI-SOC: RESEARCH TRENDS IN VLSI AND SYSTEMS ON CHIP | 2008年
关键词
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents an algorithm for I/O pins partitioning and placement targeting 3D circuits. The method starts from a standard 2D placement of the pins around a flat rectangle and outputs a 3D representation of the circuit composed of a set of tiers and pins placed at the four sides of the resulting cube. The proposed algorithm targets a balanced distribution of the I/Os that is required both for accommodating the pins evenly as well as to serve as an starting point for cell placement algorithms that are initially guided by I/O's locations, such as analytical placers. Moreover, the I/O partitioning tries to set pins in such a way the it allows the cell placer to reach a reduced number of 3D-Vias. The method works in two phases: first the I/O partitioning considering the logic distances as weights; second, fix the I/Os and perform partitioning of the cells. The experimental results show the effectiveness of the approach on balance and number of 3D-Vias compared to simplistic methods for I/O partitioning, including traditional min-cut algorithms. Since our method contains the information of the whole circuit compressed in a small graph, it could actually improve the partitioning algorithm at the expense of more CPU time. Additional experiments demonstrated that the method could be adapted to further reduce the number of 3D-Vias if the I/O pin balance constraint can be relaxed.
引用
收藏
页码:259 / 279
页数:21
相关论文
共 50 条
  • [32] Density-driven partitioning method for standard cell 3D placement
    College of Computer, National University of Defense Technology, Changsha
    410073, China
    不详
    410082, China
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 11 (2021-2026):
  • [33] An Edge-Server Partitioning Method for 3D LiDAR SLAM on FPGAs
    Yasuda, Mizuki
    Sugiura, Keisuke
    Kojima, Ryuto
    Matsutani, Hiroki
    2023 IEEE INTERNATIONAL PARALLEL AND DISTRIBUTED PROCESSING SYMPOSIUM WORKSHOPS, IPDPSW, 2023, : 113 - 120
  • [34] A SYSTEMATIC TECHNIQUE FOR DETECTING AND LOCATING BRIDGING AND STUCK-AT FAULTS IN I/O PINS OF LSI/VLSI CHIPS
    XU, S
    SU, SYH
    COMPUTERS & MATHEMATICS WITH APPLICATIONS, 1987, 13 (5-6) : 461 - 474
  • [35] A reconfigurable test method based on LFSR for 3D stacking integrated circuits
    Tian, Chen
    Lu, Jianyong
    Jun, Liu
    Liang, Huaguo
    Lu, Yingchun
    Yi, Maoxiang
    INTEGRATION-THE VLSI JOURNAL, 2022, 87 : 82 - 89
  • [36] Multilayer Reconfigurable 3D Photonics Integrated Circuits Based on Deposition Method
    Xu, Xinru
    Zhang, Daming
    Zhang, Peng
    Tang, Bo
    Yin, Yuexin
    LASER & PHOTONICS REVIEWS, 2025, 19 (02)
  • [37] VLSI implementation of phong shader in 3D graphics
    Sin, HC
    Lee, JA
    Kim, LS
    ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6, 1998, : A417 - A420
  • [38] Efficient VLSI architecture of 3D discrete transformation
    Basiri, M. Mohamed Asan
    INTEGRATION-THE VLSI JOURNAL, 2022, 82 : 136 - 146
  • [39] 3D partitioning for interference and area minimization
    Huang, Hsin-Hsiung
    Hsieh, Tsai-Ming
    International Journal of Circuits, Systems and Signal Processing, 2011, 5 (06): : 635 - 642
  • [40] Efficient VLSI architecture of 3D discrete transformation
    M., Mohamed Asan Basiri
    Integration, 2022, 82 : 136 - 146