A Sign-Equality-Based Background Timing-Mismatch Calibration Algorithm for Time-Interleaved ADCs

被引:34
作者
Kang, Hyun-Wook [1 ]
Hong, Hyeok-Ki [1 ]
Park, Sanghoon [2 ]
Kim, Ki-Jin [2 ]
Ahn, Kwang-Ho [2 ]
Ryu, Seung-Tak [1 ]
机构
[1] Korea Adv Inst Sci & Technol, Dept Elect Engn, Taejon 305701, South Korea
[2] Korea Elect Technol Inst, Convergence Commun Components Res Ctr, Songnam 463816, South Korea
关键词
Sign-equality-based calibration; time-interleaved analog-to-digital converter (ADC); timing-mismatch calibration;
D O I
10.1109/TCSII.2016.2530819
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A background timing-mismatch calibration algorithm is proposed, which detects and corrects the sampling time mismatches in time-interleaved analog-to-digital converter (ADC) channels by analyzing the sign-equality of a reference slope and a timing-mismatch-induced error value. The sign of the ideal derivative along the input is estimated through the adjacent channel outputs, thus not requiring an additional time-shifted ADC channel. The sign of the reference slope, which is the estimated sign of the ideal derivative at the sampling edge of the reference ADC, is matched against the sign of the error value to determine if the timing mismatch is leading or lagging the sampling edge of the reference ADC. The proposed algorithm aligns the sampling edge of each subchannel to that of the reference ADC by handling only two sign bits and thus reduces the timing mismatches with only negligible hardware overhead consisting of simple logic gates.
引用
收藏
页码:518 / 522
页数:5
相关论文
共 9 条
[1]   TIME INTERLEAVED CONVERTER ARRAYS [J].
BLACK, WC ;
HODGES, DA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1980, 15 (06) :1022-1029
[2]   A 12-GS/s 81-mW 5-bit Time-Interleaved Flash ADC With Background Timing Skew Calibration [J].
El-Chammas, Manar ;
Murmann, Boris .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (04) :838-847
[3]  
Harpe P, 2013, ISSCC DIG TECH PAP I, V56, P270, DOI 10.1109/ISSCC.2013.6487730
[4]  
Hong HK, 2015, ISSCC DIG TECH PAP I, V58, P470
[5]  
Lee S, 2014, ISSCC DIG TECH PAP I, V57, P384, DOI 10.1109/ISSCC.2014.6757480
[6]   Design Considerations for Interleaved ADCs [J].
Razavi, Behzad .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (08) :1806-1817
[7]   A 2.8 GS/s 44.6 mW Time-Interleaved ADC Achieving 50.9 dB SNDR and 3 dB Effective Resolution Bandwidth of 1.5 GHz in 65 nm CMOS [J].
Stepanovic, Dusan ;
Nikolic, Borivoje .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (04) :971-982
[8]   A 10-bit 200-MS/s CMOS parallel pipeline A/D converter [J].
Sumanen, L ;
Waltari, M ;
Halonen, KAI .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (07) :1048-1055
[9]   An 8 Bit 4 GS/s 120 mW CMOS ADC [J].
Wei, Hegong ;
Zhang, Peng ;
Sahoo, Bibhu Datta ;
Razavi, Behzad .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2014, 49 (08) :1751-1761