Exploring Topologies for Source-synchronous Ring-based Network-on-Chip

被引:0
|
作者
Mandal, Ayan [1 ]
Khatri, Sunil P. [1 ]
Mahapatra, Rabi N. [1 ]
机构
[1] Texas A&M Univ, College Stn, TX 77843 USA
关键词
INTERCONNECTION NETWORKS;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The mesh interconnection network has been preferred by the Network-on-Chip (NoC) community due to its simple implementation, high bandwidth and overall scalability. Most existing mesh-based NoC designs operate the mesh at the same or lower clock speed as the processing elements (PEs). Recently, a new source synchronous ring-based NoC architecture has been proposed, which runs significantly faster than the PEs and offers a significantly higher bandwidth and lower communication latency. The authors implement the NoC topology as a mesh of rings, which occupies the same area as that of a mesh. In this work, we evaluate two alternate source synchronous ring-based NoC topologies called the ring of stars (ROS) and the spine with rings (SWR), which occupy a much lower area, and are able to provide better performance in terms of communication latency compared to a state of the art mesh. In our proposed topologies, the clock and the data NoC are routed in parallel, yielding a fast, synchronous, robust design. Our design allows the PEs to extract a low jitter clock from the high speed ring clock by division. The area and performance of these ring-based NoC topologies is quantified. Experimental results on synthetic traffic show that the new ring-based NoC designs can provide significantly lower latency (upto 4.6x) compared to a state of the art mesh. The proposed floorplan-friendly topologies use fewer buffers (upto 50% less) and lower wire length (upto 64.3% lower) compared to the mesh. Depending on the performance and the area desired, a NoC designer can select among the topologies presented.
引用
收藏
页码:1026 / 1031
页数:6
相关论文
共 50 条
  • [21] CABSR: Congestion Agent Based Source Routing for Network-on-Chip
    Yuan, Mingmin
    Fu, Weiwei
    Chen, Tianzhou
    Hu, Wei
    Wu, Minghui
    2014 IEEE INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS, 2014 IEEE 6TH INTL SYMP ON CYBERSPACE SAFETY AND SECURITY, 2014 IEEE 11TH INTL CONF ON EMBEDDED SOFTWARE AND SYST (HPCC,CSS,ICESS), 2014, : 669 - 676
  • [22] A Novel Asynchronous Network-On-Chip Based on Source Asynchronous Signaling
    Nori, Venkata
    Chauviere, Baudouin
    Wibbels, Mackenzie J.
    Stevens, Kenneth S.
    2023 28TH IEEE INTERNATIONAL SYMPOSIUM ON ASYNCHRONOUS CIRCUITS AND SYSTEMS, ASYNC, 2023, : 71 - 77
  • [23] A Reconfiguration Technique for Area-efficient Network-on-Chip Topologies
    Logvinenko, Alexander
    Tutsch, Dietmar
    PROCEEDINGS OF THE 2011 INTERNATIONAL SYMPOSIUM ON PERFORMANCE EVALUATION OF COMPUTER AND TELECOMMUNICATION SYSTEMS, 2011, : 259 - 264
  • [24] Coherence ordering for ring-based chip multiprocessors
    Marty, Michael R.
    Hill, Mark D.
    MICRO-39: PROCEEDINGS OF THE 39TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON MICROARCHITECTURE, 2006, : 309 - +
  • [25] Efficient routing in network-on-chip for 3D topologies
    Silva Junior, Luneque
    Nedjah, Nadia
    Mourelle, Luiza De Macedo
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2015, 102 (10) : 1695 - 1712
  • [26] DESIGN OF A MULTICAST ROUTER FOR NETWORK-ON-CHIP ARCHITECTURES WITH IRREGULAR TOPOLOGIES
    Tseng, Hsi-Che
    Ye, Zhi-Hong
    Chi, Hsin-Chou
    PROCEEDINGS OF THE 5TH INTERNATIONAL CONFERENCE ON COMPUTING & INFORMATICS, 2015, : 570 - 575
  • [27] Simulation of synchronous Network-on-chip router for System-on-chip communication
    Ilic, Marko R.
    Petrovic, Vladimir Z.
    Jovanovic, Goran S.
    2012 20TH TELECOMMUNICATIONS FORUM (TELFOR), 2012, : 506 - 509
  • [28] An FPGA implementation of a scalable network-on-chip based on the token ring concept
    Hadjiat, Karim
    St-Pierre, Francis
    Bois, Guy
    Savaria, Yvon
    Langevin, Michel
    Paulin, Pierre
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 995 - +
  • [29] GALS Network-on-Chip with a distributed-synchronous mechanism
    State Key Laboratory of Microwave and Digital Communication, Department of Electronic Engineering, Tsinghua University, Beijing 100084, China
    Qinghua Daxue Xuebao, 2008, 1 (32-35+38):
  • [30] Network-On-Chip Performance Evaluation by Synchronous Circuit Simulation
    Werner, Leon
    Roob, Julius
    Schneider, Klaus
    PROCEEDINGS OF THE 2023 16TH INTERNATIONAL WORKSHOP ON NETWORK ON CHIP ARCHITECTURES, NOCARC 2023, 2023, : 9 - 14