A SURVEY OF LOW-VOLTAGE LOW-POWER TECHNIQUES AND CHALLENGES FOR CMOS DIGITAL CIRCUITS

被引:10
作者
Hung, Yu-Cherng [1 ]
Shieh, Shao-Hui [1 ]
Tung, Chiou-Kou [1 ]
机构
[1] Natl Chin Yi Univ Technol, Dept Elect Engn, Taichung Cty 411, Taiwan
关键词
Low voltage; low power; LVLP; BACK-GATE; PERFORMANCE; LEAKAGE; DESIGN; SCHEME; OPTIMIZATION; COMPARATOR; REDUCTION; ALGORITHM;
D O I
10.1142/S0218126611007104
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Low-power design is an important research in recent years. A huge amount of papers in the open literature until now were proposed to deal with various low-power issues, including technology innovation, circuit/logic design techniques, algorithm realization, and architecture/system selection. Due to the high-energy electron effect and reliability consideration, it is necessary to further reduce the supply voltage of integrated circuit in CMOS sub-micro technologies. However, it is hard to get a whole view for various low-power low-voltage techniques in a short time. In this paper, the motivations and challenges of CMOS low-voltage low-power circuit are addressed. Various design methodologies are surveyed and summarized in whole. The paper attempts to quickly give readers a full-view conception in low-voltage low-power CMOS system design.
引用
收藏
页码:89 / 105
页数:17
相关论文
共 50 条
  • [31] A novel low-voltage low-power LVDS driver
    Chu peng
    Wen Zhiping
    Yu Lixin
    IMECS 2007: INTERNATIONAL MULTICONFERENCE OF ENGINEERS AND COMPUTER SCIENTISTS, VOLS I AND II, 2007, : 1646 - +
  • [32] A simple voltage scaling formula for low-power CMOS circuits
    Kang, DG
    Park, YJ
    Min, HS
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1999, 46 (04) : 803 - 805
  • [33] Low-voltage and low-power Ku-band CMOS LNA using capacitive feedback
    Farhad Soleimani
    Hossein Shamsi
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 435 - 447
  • [34] Low-voltage CMOS circuits for analog iterative decoders
    Winstead, C
    Nguyen, N
    Gaudet, VC
    Schlegel, C
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (04) : 829 - 841
  • [35] A low-voltage low-power CMOS fully differential linear transconductor with mobility reduction compensation
    Farouk, Tamer
    Mohieldin, Ahmed Nader
    Khalil, Ahmed Hussien
    MICROELECTRONICS JOURNAL, 2012, 43 (01) : 69 - 76
  • [36] Improved Low-Voltage Low-Power Class AB CMOS Current Conveyors Based on the Flipped Voltage Follower
    Moustakas, Konstantinos
    Siskos, Stylianos
    2013 IEEE INTERNATIONAL CONFERENCE ON INDUSTRIAL TECHNOLOGY (ICIT), 2013, : 961 - 965
  • [37] A low-voltage, low-power voltage reference based on subthreshold MOSFETs
    Dong, Liangwei
    Hu, Yueli
    MODERN PHYSICS LETTERS B, 2017, 31 (19-21):
  • [38] A low-voltage low-power voltage reference based on subthreshold MOSFETs
    Giustolisi, G
    Palumbo, G
    Criscione, M
    Cutrì, F
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (01) : 151 - 154
  • [39] Investigation on low-voltage low-power silicon bipolar design topology for high-speed digital circuits
    Schuppener, G
    Pala, C
    Mokhtari, M
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (07) : 1051 - 1054
  • [40] Design and optimization of dual-threshold circuits for low-voltage low-power applications
    Wei, LQ
    Chen, ZP
    Roy, K
    Johnson, MC
    Ye, YB
    De, VK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 1999, 7 (01) : 16 - 24