A SURVEY OF LOW-VOLTAGE LOW-POWER TECHNIQUES AND CHALLENGES FOR CMOS DIGITAL CIRCUITS

被引:10
作者
Hung, Yu-Cherng [1 ]
Shieh, Shao-Hui [1 ]
Tung, Chiou-Kou [1 ]
机构
[1] Natl Chin Yi Univ Technol, Dept Elect Engn, Taichung Cty 411, Taiwan
关键词
Low voltage; low power; LVLP; BACK-GATE; PERFORMANCE; LEAKAGE; DESIGN; SCHEME; OPTIMIZATION; COMPARATOR; REDUCTION; ALGORITHM;
D O I
10.1142/S0218126611007104
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Low-power design is an important research in recent years. A huge amount of papers in the open literature until now were proposed to deal with various low-power issues, including technology innovation, circuit/logic design techniques, algorithm realization, and architecture/system selection. Due to the high-energy electron effect and reliability consideration, it is necessary to further reduce the supply voltage of integrated circuit in CMOS sub-micro technologies. However, it is hard to get a whole view for various low-power low-voltage techniques in a short time. In this paper, the motivations and challenges of CMOS low-voltage low-power circuit are addressed. Various design methodologies are surveyed and summarized in whole. The paper attempts to quickly give readers a full-view conception in low-voltage low-power CMOS system design.
引用
收藏
页码:89 / 105
页数:17
相关论文
共 50 条
  • [1] A Survey of Low-Voltage Low-Power Technique and Challenge for CMOS Signal Processing Circuits
    Hung, Yu-Cherng
    Chen, Jian-Cheng
    Shieh, Shao-Hui
    Tung, Chiou-Kou
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 236 - 239
  • [2] Low-Voltage Low-Power CMOS Design
    Dokic, Branko L.
    Pesic-Brdanin, Tatjana
    Cavka, Drago
    2016 INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (INDEL), 2016,
  • [3] Design of Low-Voltage and Low-Power Cryogenic CMOS Voltage Reference Circuits
    Wen, Minda
    McCarthy, Kevin G.
    O'Connell, Ivan
    Salgado, Gerardo Molina
    2024 IEEE 67TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, MWSCAS 2024, 2024, : 1016 - 1020
  • [4] A CMOS low-voltage low-power temperature sensor
    Crepaldi, Paulo Cesar
    Pimenta, Tales Cleber
    Moreno, Robson Luiz
    MICROELECTRONICS JOURNAL, 2010, 41 (09) : 594 - 600
  • [5] A low-voltage and low-power CMOS active pixel
    Zhang, M
    Llaser, N
    Devos, F
    CISST'2000: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON IMAGING SCIENCE, SYSTEMS, AND TECHNOLOGY, VOLS I AND II, 2000, : 131 - 136
  • [6] Design of CMOS filter with low-voltage and low-power
    Li, ST
    Wu, J
    He, YG
    ICEMI '97 - CONFERENCE PROCEEDINGS: THIRD INTERNATIONAL CONFERENCE ON ELECTRONIC MEASUREMENT & INSTRUMENTS, 1997, : 447 - 450
  • [7] A LOW-POWER LOW-VOLTAGE BANDGAP REFERENCE IN CMOS
    Sun, Na
    Sobot, Robert
    2010 23RD CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING (CCECE), 2010,
  • [8] A low-voltage low-power threshold voltage monitor for CMOS process sensing
    de Carvalho Ferreira, Luis Henrique
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2011, 68 (01) : 51 - 57
  • [9] Design Techniques for Low-Power and Low-Voltage Bandgaps
    Barteselli, Edoardo
    Sant, Luca
    Gaggl, Richard
    Baschirotto, Andrea
    ELECTRICITY, 2021, 2 (03): : 271 - 284
  • [10] Low-voltage and low-power CMOS voltage-to-current converter
    Liu, WH
    Liu, SI
    IEICE TRANSACTIONS ON ELECTRONICS, 2004, E87C (06): : 1029 - 1032