共 1 条
PartGen: A generator of very large circuits to benchmark the partitioning of FPGAs
被引:7
|作者:
Pistorius, J
[1
]
Legai, E
Minoux, M
机构:
[1] Lattice Semicond Corp, San Jose, CA 95134 USA
[2] Mentor Graph Corp, F-91975 Courtaboeuf, France
[3] Univ Paris 06, Comp Sci Lab, F-75252 Paris 05, France
来源:
关键词:
benchmarking;
partitioning;
random circuit generation;
D O I:
10.1109/43.892855
中图分类号:
TP3 [计算技术、计算机技术];
学科分类号:
0812 ;
摘要:
This paper describes a new procedure for generating very large realistic benchmark circuits which are especially suited for the performance evaluation of field-programmable gate array partitioning algorithms. These benchmark circuits can be generated quickly. The generation of a netlist of 100K configurable logic blocks (500K equivalent gates), for instance, takes only 2 min on a standard UNIX workstation. The analysis of a large number of netlists from real designs lead us to identify the following five different kinds of subblocks: Regular combinational logic, irregular combinational logic, combinational and sequential logic, memory blocks, and interconnections. Therefore, our generator integrates a subgenerator for each of these types of netlist, The comparison of the partitioning results of industrial netlists with those obtained from generated netlists of the same size shows that the generated netlists behave similarly to the originals in terms of average filling rate and average pin utilization.
引用
收藏
页码:1314 / 1321
页数:8
相关论文