A DSP-based technique for high-speed A/D coversion to generate coherently sampled sequences

被引:5
|
作者
Fink, RJ [1 ]
Yeary, MB
Burns, M
Guidry, DW
机构
[1] Texas A&M Univ, College Stn, TX 77843 USA
[2] Texas Instruments Inc, Dallas, TX USA
关键词
coherently sampled data; embedded digital signal processor (DSP) system; undersampling;
D O I
10.1109/TIM.2003.814679
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents a digital signal processor (DSP) based device that will digitize a high speed analog signal. The device takes advantage of a new undersampling strategy which employs two clocks, rather than employing a traditional swept delay generator. The random access memory of the DSP and the signal processing capabilities are employed so that the signal is sampled over an integer number of cycles, thus insuring coherency in the sampled data set. Coherency is important property that eliminates additional unwanted discontinuities in a data get which introduces unwanted artifacts in the signal's spectral content. A picture of our new device is presented in this paper, in addition to laboratory measurements. The results also indicate that the new technique is competitive with solutions that exist in the current literature.
引用
收藏
页码:950 / 958
页数:9
相关论文
共 50 条
  • [1] A DSP based technique for high-speed A/D conversion to generate coherently sampled sequences
    Yeary, MB
    Fink, RJ
    Burns, M
    Guidry, DW
    IMTC/2001: PROCEEDINGS OF THE 18TH IEEE INSTRUMENTATION AND MEASUREMENT TECHNOLOGY CONFERENCE, VOLS 1-3: REDISCOVERING MEASUREMENT IN THE AGE OF INFORMATICS, 2001, : 1853 - 1857
  • [2] DSP-BASED HIGH-SPEED MEASUREMENT SYSTEM FOR HYBRID OSCILLATORS
    OOI, TH
    LAU, KT
    LIM, CH
    YEO, A
    BRITISH JOURNAL OF NON-DESTRUCTIVE TESTING, 1993, 35 (08): : 439 - 441
  • [3] A DSP-based super high-speed PMSM controller development and optimization
    Zhao, LM
    Ham, CH
    Wu, TX
    Zheng, LP
    Sundaram, KB
    Kapat, J
    Chow, L
    IEEE 11TH DIGITAL SIGNAL PROCESSING WORKSHOP & 2ND IEEE SIGNAL PROCESSING EDUCATION WORKSHOP, 2004, : 187 - 190
  • [4] Design of a DSP-based high-speed turbo code decoder for WCDMA applications
    Wu, Y
    Zhou, SD
    Yao, Y
    2000 INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY PROCEEDINGS, VOLS. I & II, 2000, : 308 - 311
  • [5] A High-Speed and Low-Power DSP-Based TRNG for FPGA Implementations
    Frustaci, Fabio
    Spagnolo, Fanny
    Corsonello, Pasquale
    Perri, Stefania
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (12) : 4964 - 4968
  • [6] High-speed parallel implementation of a modified PBR algorithm on DSP-Based EH topology
    Rajan, K
    Patnaik, LM
    Ramakrishna, J
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1997, 44 (04) : 1658 - 1672
  • [7] A DSP-based implementation of TTCM high speed decoder
    Yin, CQ
    Lü, AQ
    ICEMI 2005: Conference Proceedings of the Seventh International Conference on Electronic Measurement & Instruments, Vol 7, 2005, : 678 - 684
  • [8] High-speed parallel implementation of a modified PBR algorithm on DSP-based EH topology
    Dep of Physics, Bangalore, India
    IEEE Transactions on Nuclear Science, 1997, 44 (4 pt 2): : 1658 - 1672
  • [9] A DSP-based regular sampled pulsewidth modulation (PWM) technique for a multilevel inverter
    Azli, NA
    Bakar, MS
    2004 International Conference on Power System Technology - POWERCON, Vols 1 and 2, 2004, : 1613 - 1618
  • [10] A TMS320C6416 DSP-Based High-Speed Data Acquisition System
    Ozdemir, Ahmet Turan
    Atci, Ahmet
    2015 23RD SIGNAL PROCESSING AND COMMUNICATIONS APPLICATIONS CONFERENCE (SIU), 2015, : 1413 - 1416