A system-on-chip dynamically reconfigurable FPGA platform for matrix inversion

被引:0
作者
Jianwen, Luo [1 ]
Chuen, Jong Ching [1 ]
机构
[1] Nanyang Technol Univ, Sch Elect & Elect Engn, Integrated Syst Res Lab, Singapore 639798, Singapore
来源
2007 INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS, VOLS 1 AND 2 | 2007年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Dynamically and partially reconfigurable (DPR) FPGA computing platform offers flexibility on both the parallel computation as well as hardware reconfiguration at run-time Self-reconfiguration which allows the FPGA resource to be reconfigured partially by the on chip configuration controller offers even greater configuration bandwidth. We design and put together a set of functional modules and compose a FPGA-based system-on-chip (SoC) DPR platform for hardware acceleration. Matrix inversion is used as an example to illustrate the design and operation of such a reconfiguration system. The proposed platform consists of a configurable module, in this case, a scalable CORDIC based QR factorization core designed for matrix inversion and a fixed module to support the dynamic partial reconfiguration. This paper describes the architecture and the components of the proposed DPR platform.
引用
收藏
页码:465 / 468
页数:4
相关论文
共 50 条
[41]   A TLM platform for System-On-Chip simulation and verification [J].
Xu, S ;
Pollitt-Smith, H .
2005 IEEE VLSI-TSA International Symposium on VLSI Design, Automation & Test (VLSI-TSA-DAT), Proceedings of Technical Papers, 2005, :220-221
[42]   Adaptive Voltage Scaling in a Dynamically Reconfigurable FPGA-Based Platform [J].
Nabina, Atukem ;
Nunez-Yanez, Jose Luis .
ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS, 2012, 5 (04)
[43]   An FPGA-based dynamically reconfigurable platform: From concept to realization [J].
Majer, Mateusz .
2006 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, PROCEEDINGS, 2006, :963-964
[44]   Implementing a dynamically reconfigurable ATM switch on the VIRTEX FPGA of the FPX platform [J].
Horta, EL ;
Lockwood, JW ;
Kofuji, ST .
RECONFIGURABLE TECHNOLOGY: FPGAS AND RECONFIGURABLE PROCESSORS FOR COMPUTING AND COMMUNICATIONS IV, 2002, 4867 :42-47
[45]   System-on-Chip FPGA-Based GNSS Receiver [J].
Fridman, Alexander ;
Semenov, Serguey .
PROCEEDINGS OF IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS 2013), 2013,
[46]   Hardware DWT accelerator for MultiProcessor System-on-Chip on FPGA [J].
Borgio, Simone ;
Bosisio, Davide ;
Ferrandi, Fabrizio ;
Monchiero, Matteo ;
Santambrogio, Marco D. ;
Sciuto, Donatella ;
Tumeo, Antonino .
2006 INTERNATIONAL CONFERENCE ON EMBEDDED COMPUTER SYSTEMS: ARCHITECTURES, MODELING AND SIMULATION, PROCEEDINGS, 2006, :107-+
[47]   A VLSI-FPGA System-on-Chip for detectors monitoring [J].
Aloisio, Alberto ;
Cevenini, Francesco ;
Giordano, Raffaele ;
Izzo, Vincenzo .
2007 IEEE NUCLEAR SCIENCE SYMPOSIUM CONFERENCE RECORD, VOLS 1-11, 2007, :468-473
[48]   The egret platform for reconfigurable system on chip [J].
Bergmann, NW ;
Williams, J .
2003 IEEE INTERNATIONAL CONFERENCE ON FIELD-PROGRAMMABLE TECHNOLOGY (FPT), PROCEEDINGS, 2003, :340-343
[49]   Reconfigurable Ultrasonic System-on-Chip Hardware (RUSH) Platform for Real-Time Ultrasonic Imaging Applications [J].
Govindan, Pramod ;
Gilliland, Spenser ;
Gonnot, Thomas ;
Saniie, Jafar .
2012 IEEE INTERNATIONAL ULTRASONICS SYMPOSIUM (IUS), 2012, :463-466
[50]   System level modelling of reconfigurable FFT architecture for system-on-chip design [J].
Ahmadinia, Ali ;
Ahmad, Balal ;
Arslan, Tughrul .
NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, PROCEEDINGS, 2007, :169-+