A Built-in Self-Diagnosis and Repair Design With Fail Pattern Identification for Memories

被引:10
|
作者
Su, Chin-Lung [1 ]
Huang, Rei-Fu [2 ]
Wu, Cheng-Wen [3 ]
Luo, Kun-Lun [4 ]
Wu, Wen-Ching [4 ]
机构
[1] Skymedi Corp, R&D Dept, Hsinchu 30078, Taiwan
[2] MediaTek Inc, Hsinchu 30078, Taiwan
[3] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
[4] Ind Technol Res Inst, SoC Technol Ctr, Hsinchu 31040, Taiwan
关键词
Built-in self-repair (BISR); design-for-testability (DFT); memory diagnostics; memory repair; memory testing; semiconductor memory; yield enhancement; ONLINE;
D O I
10.1109/TVLSI.2010.2073489
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the advent of deep-submicrometer VLSI technology, the capacity and performance of semiconductor memory chips is increasing drastically. This advantage also makes it harder to maintain good yield. Diagnostics and redundancy repair methodologies thus are getting more and more important for memories, including embedded ones that are popular in system chips. In this paper, we propose an efficient memory diagnosis and repair scheme based on fail-pattern identification. The proposed diagnosis scheme can distinguish among row, column, and word faults, and subsequently apply the Huffman compression method for fault syndrome compression. This approach reduces the amount of data that need to be transmitted from the chip under test to the automatic test equipment (ATE) without losing fault information. It also simplifies the analysis that has to be performed on the ATE. The proposed redundancy repair scheme is assisted by fail-pattern identification approach and a flexible redundancy structure. The area overhead for our built-in self-repair (BISR) design is reasonable. Our repair scheme uses less redundancy than other redundancy schemes under the same repair rate requirement. Experimental results show that the area overhead of the BISR design is only 4.1% for an 8 K x 64 memory and is in inverse proportion to the memory size.
引用
收藏
页码:2184 / 2194
页数:11
相关论文
共 50 条
  • [31] Fine-Grained Built-In Self-Repair Techniques for NAND Flash Memories
    Lu, Shyue-Kung
    Tseng, Shi-Chun
    Miyase, Kohei
    2022 IEEE INTERNATIONAL TEST CONFERENCE (ITC), 2022, : 391 - 399
  • [32] A built-in self-repair scheme for semiconductor memories with 2-D redundancy
    Li, JF
    Yeh, JC
    Huang, RF
    Wu, CW
    Tsai, PY
    Hsu, A
    Chow, E
    INTERNATIONAL TEST CONFERENCE 2003, PROCEEDINGS, 2003, : 393 - 402
  • [33] Improving the Reliability of Embedded Memories using ECC and Built-In Self-Repair Techniques
    Manasa, R.
    Hegde, Ganapathi
    Vinodhini, M.
    2018 3RD INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, COMMUNICATION, COMPUTER, AND OPTIMIZATION TECHNIQUES (ICEECCOT - 2018), 2018, : 1436 - 1439
  • [34] An Enhanced Built-In Self-Repair Technique for Yield and Reliability Improvement of Embedded Memories
    Lu, Shyue-Kung
    Lin, Hao-Wei
    Hashizume, Masaki
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [35] BUILT-IN SELF-TEST - PASS OR FAIL - INTRODUCTION
    SEDMAK, RM
    IEEE DESIGN & TEST OF COMPUTERS, 1985, 2 (02): : 17 - 19
  • [36] Enhanced Built-In Self-Repair Techniques for Improving Fabrication Yield and Reliability of Embedded Memories
    Lu, Shyue-Kung
    Tsai, Cheng-Ju
    Hashizume, Masaki
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2016, 24 (08) : 2726 - 2734
  • [37] A 3 Dimensional Built-In Self-Repair Scheme for Yield Improvement of 3 Dimensional Memories
    Kang, Wooheon
    Lee, Changwook
    Lim, Hyunyul
    Kang, Sungho
    IEEE TRANSACTIONS ON RELIABILITY, 2015, 64 (02) : 586 - 595
  • [38] At-speed built-in self-repair analyzer for embedded word-oriented memories
    Du, XG
    Cheng, WT
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 895 - 900
  • [39] A sharable built-in self-repair for semiconductor memories with 2-D redundancy scheme
    Bahl, Swapnil
    DFT 2007: 22ND IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2007, : 331 - 339
  • [40] Built-in self-test technique for selective detection of neighbourhood pattern sensitive faults in memories
    Sable, RS
    Saraf, RP
    Parekhji, RA
    Chandorkar, AN
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 753 - 756