A Built-in Self-Diagnosis and Repair Design With Fail Pattern Identification for Memories

被引:10
|
作者
Su, Chin-Lung [1 ]
Huang, Rei-Fu [2 ]
Wu, Cheng-Wen [3 ]
Luo, Kun-Lun [4 ]
Wu, Wen-Ching [4 ]
机构
[1] Skymedi Corp, R&D Dept, Hsinchu 30078, Taiwan
[2] MediaTek Inc, Hsinchu 30078, Taiwan
[3] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
[4] Ind Technol Res Inst, SoC Technol Ctr, Hsinchu 31040, Taiwan
关键词
Built-in self-repair (BISR); design-for-testability (DFT); memory diagnostics; memory repair; memory testing; semiconductor memory; yield enhancement; ONLINE;
D O I
10.1109/TVLSI.2010.2073489
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
With the advent of deep-submicrometer VLSI technology, the capacity and performance of semiconductor memory chips is increasing drastically. This advantage also makes it harder to maintain good yield. Diagnostics and redundancy repair methodologies thus are getting more and more important for memories, including embedded ones that are popular in system chips. In this paper, we propose an efficient memory diagnosis and repair scheme based on fail-pattern identification. The proposed diagnosis scheme can distinguish among row, column, and word faults, and subsequently apply the Huffman compression method for fault syndrome compression. This approach reduces the amount of data that need to be transmitted from the chip under test to the automatic test equipment (ATE) without losing fault information. It also simplifies the analysis that has to be performed on the ATE. The proposed redundancy repair scheme is assisted by fail-pattern identification approach and a flexible redundancy structure. The area overhead for our built-in self-repair (BISR) design is reasonable. Our repair scheme uses less redundancy than other redundancy schemes under the same repair rate requirement. Experimental results show that the area overhead of the BISR design is only 4.1% for an 8 K x 64 memory and is in inverse proportion to the memory size.
引用
收藏
页码:2184 / 2194
页数:11
相关论文
共 50 条
  • [1] Fail pattern identification for memory built-in self-repair
    Huang, RF
    Su, CL
    Wu, CW
    Lin, ST
    Luo, KL
    Chang, YJ
    13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 366 - 371
  • [2] A memory built-in self-diagnosis design with syndrome compression
    Huang, RF
    Su, CL
    Wu, CW
    Chang, YJ
    Wu, WC
    DBT 2004: PROCEEDINGS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON CURRENT & DEFECT BASED TESTING, 2004, : 99 - 104
  • [3] Built-In Self-Diagnosis and Test Time Reduction Techniques for NAND Flash Memories
    Chou, Che-Wei
    Hou, Chih-Sheng
    Li, Jin-Fu
    2011 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2011, : 260 - 263
  • [4] BUILT-IN SELF-DIAGNOSIS FOR REPAIRABLE EMBEDDED RAMS
    TREUER, R
    AGARWAL, VK
    IEEE DESIGN & TEST OF COMPUTERS, 1993, 10 (02): : 24 - 33
  • [5] A programmable built-in self-diagnosis for embedded SRAM
    Selva, C
    Torelli, C
    Rimondi, D
    Zappa, R
    Corbani, S
    Mastrodomenico, G
    Albani, L
    RECORDS OF THE 2004 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2004, : 84 - 89
  • [6] BISD: Scan-Based Built-In Self-Diagnosis
    Elm, Melanie
    Wunderlich, Hans-Joachim
    2010 DESIGN, AUTOMATION & TEST IN EUROPE (DATE 2010), 2010, : 1243 - 1248
  • [7] Built-in self-diagnosis for scan-based VLSI
    Sun, XL
    Ellert, D
    1997 IEEE PACIFIC RIM CONFERENCE ON COMMUNICATIONS, COMPUTERS AND SIGNAL PROCESSING, VOLS 1 AND 2: PACRIM 10 YEARS - 1987-1997, 1997, : 564 - 567
  • [8] Using syndrome compression for memory built-in self-diagnosis
    Li, JF
    Tzeng, RS
    Wu, CW
    2001 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2001, : 303 - 306
  • [9] Survey on built-in self-test and built-in self-repair of embedded memories
    Jiang, Jian-Hui
    Zhu, Wei-Guo
    Tongji Daxue Xuebao/Journal of Tongji University, 2004, 32 (08): : 1050 - 1056
  • [10] Enhanced Built-In Self-Diagnosis and Self-Repair Techniques for Daisy-Chain Design in MEDA Digital Microfluidic Biochips
    Zhang, Ling
    Li, Zipeng
    Huang, Xing
    Chakrabarty, Krishnendu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2023, 42 (10) : 3236 - 3249