A 500-MS/s 8-b Low Power High Speed Asynchronous SAR ADC in 40-nm CMOS

被引:1
作者
Ding, Bowen [1 ]
Miao, Peng [1 ]
Li, Fei [1 ]
机构
[1] Sch Southeast, Nanjing, Peoples R China
来源
2019 5TH INTERNATIONAL CONFERENCE ON FRONTIERS OF SIGNAL PROCESSING (ICFSP 2019) | 2019年
关键词
Analog-to-digital converter; asynchronous logic; successive approximation algorithm; capacitor array; low power;
D O I
10.1109/icfsp48124.2019.8938045
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a 500-MS/s 8-b single-channel asynchronous successive approximation register (SAR) analog-to-digital converter (ADC) that achieves low input frequency SNDR/SFDR of 45.89/58.9 dB, while the SNDR/SFDR near Nyquist is 44.75/58.8 dB with excellent power efficiency. The ADC adopts background digital detection with analog calibration techniques to correct offset mismatch. The high linearity is guaranteed by a kind of fast input bootstrapped circuits as the input switches. Furthermore, the proposed double-tail dynamic comparator and Set-and-Down structure capacitive digital-to-analog converter (CDAC) save the overall energy. The total power consumption is 0.61mW under a 1.1-V supply.
引用
收藏
页码:136 / 140
页数:5
相关论文
共 11 条
[1]  
Chang Che-Wei, 2018, P ISNE
[2]  
Cui D, 2016, ISSCC DIG TECH PAP I, V59, P58
[3]   A 12-b 10-GS/s Interleaved Pipeline ADC in 28-nm CMOS Technology [J].
Devarajan, Siddharth ;
Singer, Larry ;
Kelly, Dan ;
Pan, Tao ;
Silva, Jose ;
Brunsilius, Janet ;
Rey-Losada, Daniel ;
Murden, Frank ;
Speir, Carroll ;
Bray, Jeffery ;
Otte, Eric ;
Rakuljic, Nevena ;
Brown, Phil ;
Weigandt, Todd ;
Yu, Qicheng ;
Paterson, Donald ;
Petersen, Corey ;
Gealow, Jeffrey ;
Manganaro, Gabriele .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (12) :3204-3218
[4]  
Kull L, 2014, ISSCC DIG TECH PAP I, V57, P378, DOI 10.1109/ISSCC.2014.6757477
[5]   A 9-Bit 150-MS/s Subrange ADC Based on SAR Architecture in 90-nm CMOS [J].
Lin, Ying-Zu ;
Liu, Chun-Cheng ;
Huang, Guan-Ying ;
Shyu, Ya-Ting ;
Liu, Yen-Ting ;
Chang, Soon-Jyh .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2013, 60 (03) :570-581
[6]   A 12 bit 100 MS/s SAR-Assisted Digital-Slope ADC [J].
Liu, Chun-Cheng ;
Huang, Mu-Chen ;
Tu, Yu-Hsuan .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (12) :2941-2950
[7]   A 10-bit 50-MS/s SAR ADC With a Monotonic Capacitor Switching Procedure [J].
Liu, Chun-Cheng ;
Chang, Soon-Jyh ;
Huang, Guan-Ying ;
Lin, Ying-Zu .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (04) :731-740
[8]  
Lukas K., 2013, IEEE J SOLID-ST CIRC, V48, P3049
[9]  
Miyahara M, 2008, IEEE ASIAN SOLID STA, P269, DOI 10.1109/ASSCC.2008.4708780
[10]   A 7.8 fJ/conversion-step 9-bit 400-MS/s single-channel SAR ADC with fast control logic [J].
Ni, Zhekan ;
Chen, Yongzhen ;
Ye, Fan ;
Ren, Junyan .
MICROELECTRONICS JOURNAL, 2019, 84 :59-66