Low Power High Speed Area Efficient Error Tolerant Adder Using Gate Diffusion Input Method

被引:0
|
作者
Pareek, Meenu [1 ]
Singhal, Manish [1 ]
机构
[1] Poornima Coll Engn, Dept Elect & Commun, Jaipur, Rajasthan, India
来源
2016 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) | 2016年
关键词
Adder; ETA; GDI; Power dissipation; VLSI;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In digital VLSI circuits, perfectly accurate outputs are not always needed. So designers have started to design error tolerance circuits which provide good enough output for computation. On the basis of this fact, error tolerant adder (ETA) is designed which provides a way to achieve good power and speed performance. In this paper, an emerging logic style of circuit design, gate diffusion input (GDI) technique is adopted to design a 32-bit ETA. The proposed design reduces area in terms of area the transistor count to a great extent as well as improves the delay and power performance. Simulation results have shown that proposed design achieves 38% improvement in the Power-Delay-Product when compared to the existing design.
引用
收藏
页码:205 / 209
页数:5
相关论文
共 50 条
  • [21] A New Design of Low Power High Speed Hybrid CMOS Full Adder
    Agarwal, Mayur
    Agrawal, Neha
    Alam, Md. Anis
    2014 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN), 2014, : 448 - 452
  • [22] A Novel Approach to Design Area Optimized, Energy Efficient And High Speed Wallace-Tree Multiplier Using GDI Based Full Adder
    Kumar, Korra Ravi
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 291 - 294
  • [23] A novel energy-efficient and high speed full adder using CNTFET
    Mahani, Asma Torkzadeh
    Keshavarzian, Peiman
    MICROELECTRONICS JOURNAL, 2017, 61 : 79 - 88
  • [24] Design of Low power and high speed 4-bit Comparator using Transmission Gate
    Prajapat, Govind
    Joshi, Akhilcsh
    Jain, Aman
    Verma, Kumkum
    Jaiswat, Sanjay Kr.
    2013 INTERNATIONAL CONFERENCE ON MACHINE INTELLIGENCE AND RESEARCH ADVANCEMENT (ICMIRA 2013), 2013, : 379 - 382
  • [25] The Method Of Low Power, High Performance And Area Efficient Address Decoder Design For SRAM
    Vazgen, Melikyan Sh
    Kamo, Petrosyan O.
    Artur, Mkhitaryan Kh
    Hayk, Margaryan, V
    2020 IEEE 40TH INTERNATIONAL CONFERENCE ON ELECTRONICS AND NANOTECHNOLOGY (ELNANO), 2020, : 276 - 279
  • [26] Fast and High-Performing 1-Bit Full Adder Circuit Based on Input Switching Activity Patterns and Gate Diffusion Input Technique
    Hussain, Inamul
    Chaudhury, Saurabh
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (04) : 1762 - 1787
  • [27] Fast and High-Performing 1-Bit Full Adder Circuit Based on Input Switching Activity Patterns and Gate Diffusion Input Technique
    Inamul Hussain
    Saurabh Chaudhury
    Circuits, Systems, and Signal Processing, 2021, 40 : 1762 - 1787
  • [28] A Novel High-Speed Low-Power Binary Signed-Digit Adder
    Timarchi, Somayeh
    Ghayour, Parham
    Shahbahrami, Asadollah
    2012 16TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS), 2012, : 70 - 74
  • [29] Design of Low Power High Speed Full Adder Cell with XOR/XNOR Logic Gates
    Alluri, Sudhakar
    Dasharatha, M.
    Naik, B. Rajendra
    Reddy, N. S. S.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 565 - 570
  • [30] High-Efficient, Ultra-Low-Power and High-Speed 4:2 Compressor with a New Full Adder Cell for Bioelectronics Applications
    Ayoub Sadeghi
    Nabiollah Shiri
    Mahmood Rafiee
    Circuits, Systems, and Signal Processing, 2020, 39 : 6247 - 6275