Low Power High Speed Area Efficient Error Tolerant Adder Using Gate Diffusion Input Method

被引:0
|
作者
Pareek, Meenu [1 ]
Singhal, Manish [1 ]
机构
[1] Poornima Coll Engn, Dept Elect & Commun, Jaipur, Rajasthan, India
来源
2016 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) | 2016年
关键词
Adder; ETA; GDI; Power dissipation; VLSI;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In digital VLSI circuits, perfectly accurate outputs are not always needed. So designers have started to design error tolerance circuits which provide good enough output for computation. On the basis of this fact, error tolerant adder (ETA) is designed which provides a way to achieve good power and speed performance. In this paper, an emerging logic style of circuit design, gate diffusion input (GDI) technique is adopted to design a 32-bit ETA. The proposed design reduces area in terms of area the transistor count to a great extent as well as improves the delay and power performance. Simulation results have shown that proposed design achieves 38% improvement in the Power-Delay-Product when compared to the existing design.
引用
收藏
页码:205 / 209
页数:5
相关论文
共 50 条
  • [11] Mapping of Five input Wallace tree using Cadence Tool for Low Power, Low area and High Speed
    Alluri, Sudhakar
    Naik, B. Rajendra
    Reddy, N. S. S.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 304 - 310
  • [12] Gate-diffusion input (GDI): A power-efficient method for digital combinatorial circuits
    Morgenshtein, A
    Fish, A
    Wagner, IA
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (05) : 566 - 581
  • [13] An enhanced Gate Diffusion Input technique for low power applications
    Radhakrishnan, S.
    Nirmalraj, T.
    Karn, Rakesh Kumar
    MICROELECTRONICS JOURNAL, 2019, 93
  • [14] Performance analysis of a low power high speed full adder
    Bajpai, Paro
    Mittal, Priyanka
    Rana, Amita
    Aneja, Bhupesh
    2017 2ND INTERNATIONAL CONFERENCE ON TELECOMMUNICATION AND NETWORKS (TEL-NET), 2017, : 291 - 295
  • [15] Implementation of Low Power 8-Bit Multiplier using Gate Diffusion Input Logic
    Reddy, B. N. Manjunatha
    Sheshagiri, H. N.
    VijayaKumar, B. R.
    Shanthala, S.
    2014 IEEE 17th International Conference on Computational Science and Engineering (CSE), 2014, : 1868 - 1871
  • [16] DESIGN OF HIGH SPEED AND LOW POWER FULL ADDER IN SUBTHRESHOLD REGION
    Pradhan, Sambhu Nath
    Rai, Vivek
    Chakraborty, Angshuman
    2016 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, COMPUTING AND COMMUNICATIONS (MICROCOM), 2016,
  • [17] Performance Analysis of a Low Power and High Speed Carry Select Adder
    Kennedy, Ombeni Kanze
    Sridevi, G.
    2017 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN COMPUTER, ELECTRICAL, ELECTRONICS AND COMMUNICATION (CTCEEC), 2017, : 553 - 557
  • [18] Efficient Design of Full Adder and Subtractor using 5-input Majority gate in QCA
    Jaiswal, Ramanand
    Sasamal, Trailokya Nath
    2017 TENTH INTERNATIONAL CONFERENCE ON CONTEMPORARY COMPUTING (IC3), 2017, : 301 - 306
  • [19] AREA EFFICIENT HIGH SPEED LOW POWER MULTIPLIER ARCHITECTURE FOR MULTIRATE FILTER DESIGN
    Mariammal, K.
    Rani, S. P. Joy Vasantha
    Kohila, T.
    2013 IEEE INTERNATIONAL CONFERENCE ON EMERGING TRENDS IN COMPUTING, COMMUNICATION AND NANOTECHNOLOGY (ICE-CCN'13), 2013, : 109 - 116
  • [20] Design of Area Efficient, Low Power, High Speed and Full Swing Hybrid Multipliers
    Choppala, Praveen
    Gullipalli, Vandana
    Gudivada, Manikanta
    Kandregula, Bhargav
    2021 IEEE INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION, AND INTELLIGENT SYSTEMS (ICCCIS), 2021, : 929 - 934