Low Power High Speed Area Efficient Error Tolerant Adder Using Gate Diffusion Input Method

被引:0
|
作者
Pareek, Meenu [1 ]
Singhal, Manish [1 ]
机构
[1] Poornima Coll Engn, Dept Elect & Commun, Jaipur, Rajasthan, India
来源
2016 3RD INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND INTEGRATED NETWORKS (SPIN) | 2016年
关键词
Adder; ETA; GDI; Power dissipation; VLSI;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In digital VLSI circuits, perfectly accurate outputs are not always needed. So designers have started to design error tolerance circuits which provide good enough output for computation. On the basis of this fact, error tolerant adder (ETA) is designed which provides a way to achieve good power and speed performance. In this paper, an emerging logic style of circuit design, gate diffusion input (GDI) technique is adopted to design a 32-bit ETA. The proposed design reduces area in terms of area the transistor count to a great extent as well as improves the delay and power performance. Simulation results have shown that proposed design achieves 38% improvement in the Power-Delay-Product when compared to the existing design.
引用
收藏
页码:205 / 209
页数:5
相关论文
共 50 条
  • [1] Design of High Speed Error Tolerant Adder Using Gate Diffusion Input Technique
    S. Geetha
    P. Amritvalli
    Journal of Electronic Testing, 2019, 35 : 383 - 400
  • [2] Design of High Speed Error Tolerant Adder Using Gate Diffusion Input Technique
    Geetha, S.
    Amritvalli, P.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2019, 35 (03): : 383 - 400
  • [3] Gate Diffusion Input Based 10-T CNTFET Power Efficient Full Adder
    Tyagi, Priyanka
    Singh, Sanjay Kumar
    Dua, Piyush
    RECENT ADVANCES IN ELECTRICAL & ELECTRONIC ENGINEERING, 2021, 14 (04) : 415 - 426
  • [4] Design and Analysis of a Modified Low Power CMOS Full Adder Using Gate-Diffusion Input Technique
    Chaddha, Kiran K.
    Chandel, Rajeevan
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (04) : 482 - 490
  • [5] Design of a Low Power Full Adder with a Two Transistor EX-OR Gate Using Gate Diffusion Input of 90 nm
    Reddy, J. Nageswara
    Reddy, G. Karthik
    Reddy, V. Padmanabha
    ICCCE 2018, 2019, 500 : 403 - 410
  • [6] A High speed Low Power Adder in Dynamic logic base on Transmission Gate
    Jain, Neeraj
    Gour, Puran
    Shrman, Brahmi
    2015 INTERNATIONAL CONFERENCED ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT-2015), 2015,
  • [7] Low Power 1-Bit Full Adder Using Full-Swing Gate Diffusion Input Technique
    Al Badry, Omnia
    Abdelghany, M. A.
    PROCEEDINGS OF 2018 INTERNATIONAL CONFERENCE ON INNOVATIVE TRENDS IN COMPUTER ENGINEERING (ITCE' 2018), 2018, : 205 - 208
  • [8] A High-Speed, Low-Power, and Area-Efficient FGMOS-Based Full Adder
    Gupta, Roshani
    Gupta, Rockey
    Sharma, Susheel
    IETE JOURNAL OF RESEARCH, 2022, 68 (03) : 2305 - 2311
  • [9] Low Power Approximate Unsigned Divider Design Using Gate Diffusion Input Logic
    Takaby, Mohammad Heidary
    Sayedi, Sayed Masoud
    2019 27TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE 2019), 2019, : 66 - 70
  • [10] Design of Low-Power High-Speed Truncation-Error-Tolerant Adder and Its Application in Digital Signal Processing
    Zhu, Ning
    Goh, Wang Ling
    Zhang, Weija
    Yeo, Kiat Seng
    Kong, Zhi Hui
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2010, 18 (08) : 1225 - 1229