Discrete Wavelet Transform Implementation Based on FPGA

被引:0
|
作者
Li, Juan [1 ]
Su, Binghua [1 ,2 ,3 ]
Yan, Yongming [2 ,3 ]
Jiang, Caigao [2 ,3 ]
机构
[1] Beijing Inst Technol, Minist Educ China, Key Lab Photo Elect Imaging Technol & Syst, Beijing 100081, Peoples R China
[2] Informat Sch, Beijing, Peoples R China
[3] Inst Technol Zhuhai, Zhuhai 519085, Peoples R China
来源
PROCEEDINGS OF 2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING (ICSP) VOLS 1-3 | 2012年
关键词
FPGA; discrete wavelet transform; Verilog HDL language;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, a semi-cache parallel circuit structure which is based on FPGA process system combined with the existing Mallat discrete wavelet transform algorithm is introduced. The virtex-6 FPGA development board implements this structure in real-time, and the functional modules of DSP48E1 in the virtex-6 serves as the improvement of data accuracy. Modelsim is responsible for simulation of each module unit in Verilog HDL. Compared with the conventional algorithm, this architecture reduces half of the on-chip storage resources. Besides, in comparison with the performance of processing time on OMAP3530, Simulation results demonstrate that this state-of-art method shows more superiority.
引用
收藏
页码:439 / +
页数:3
相关论文
共 50 条
  • [1] FPGA-based parallel implementation for the lifting discrete wavelet transform
    Aranki, N
    Jiang, WQ
    Ortega, A
    PARALLEL AND DISTRIBUTED METHODS FOR IMAGE PROCESSING IV, 2000, 4118 : 96 - 107
  • [2] FPGA-Implementation of Discrete Wavelet Transform with Application to Signal Denoising
    Mohammed Bahoura
    Hassan Ezzaidi
    Circuits, Systems, and Signal Processing, 2012, 31 : 987 - 1015
  • [3] FPGA-Implementation of Discrete Wavelet Transform with Application to Signal Denoising
    Bahoura, Mohammed
    Ezzaidi, Hassan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2012, 31 (03) : 987 - 1015
  • [4] FPGA Implementation of Discrete Wavelet Transform using Distributed Arithmetic Architecture
    Avinash, C. S.
    Alex, John Sahaya Rani
    2015 INTERNATIONAL CONFERENCE ON SMART TECHNOLOGIES AND MANAGEMENT FOR COMPUTING, COMMUNICATION, CONTROLS, ENERGY AND MATERIALS (ICSTM), 2015, : 326 - 330
  • [5] FPGA Implementation of a High-Speed Two Dimensional Discrete Wavelet Transform
    Hsieh, Chin-Fa
    Tsai, Tsung-Han
    APPLIED SCIENCE AND PRECISION ENGINEERING INNOVATION, PTS 1 AND 2, 2014, 479-480 : 508 - 512
  • [6] An FPGA-Based Parallel Distributed Arithmetic Implementation of the 1-D Discrete Wavelet Transform
    Al-Haj, Ali M.
    INFORMATICA-JOURNAL OF COMPUTING AND INFORMATICS, 2005, 29 (02): : 241 - 247
  • [7] FPGA realization of Inverse Discrete Wavelet Transform
    Bhuyan, M. S.
    Madesa, Md. Azrul Hasni
    Othman, Masuri
    Islam, Shabiul
    IEICE ELECTRONICS EXPRESS, 2009, 6 (06): : 277 - 282
  • [8] FPGA-Based Architecture for Implementation of Discrete Sine Transform
    Jain, Anamika
    Pandey, Neeta
    Jain, Priyanka
    ADVANCES IN SYSTEM OPTIMIZATION AND CONTROL, 2019, 509 : 13 - 22
  • [9] DESIGN AND IMPLEMENTATION OF GENERIC 2-D BIORTHOGONAL DISCRETE WAVELET TRANSFORM ON FPGA
    Mhamunkar, N. S.
    Gayal, B. S.
    2015 INTERNATIONAL CONFERENCE ON ENERGY SYSTEMS AND APPLICATIONS, 2015, : 622 - 627
  • [10] Reconfigurable implementation of wavelet transform on an FPGA-augmented nios processor
    Hyun, Eugene
    Sima, Mihai
    Mcguire, Michael
    2006 CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-5, 2006, : 1309 - +