Robust symmetric multiplication for programmable analog VLSI array processing

被引:0
作者
Dominguez-Matas, C. [1 ]
Carmona-Galan, R. [1 ]
Sanchez-Fernandez, F. J. [1 ]
Rodriguez-Vazquez, A. [1 ]
机构
[1] Univ Seville, CSIC, CNM, Inst Microelect, Seville 41012, Spain
来源
2006 13TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3 | 2006年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an electrically programmable analog multiplier. The circuit performs the multiplication between an input variable and an electrically selectable scaling factor. The multiplier is divided in several blocks: a linearized transconductor, binary weighted current mirrors and a differential to single-ended current adder. This paper shows the advantages introduced using a linearized OTA-based multiplier. The circuit presented renders higher linearity and symmetry in the output current than a previously reported single-transistor multiplier. Its inclusion in an array processor based on CNN allows for a more accurate implementation of the processing model and a more robust weight distribution scheme than those found in previous designs.
引用
收藏
页码:1332 / 1335
页数:4
相关论文
共 12 条
[1]  
Aarts E, 2003, DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, P2
[2]   Second-order neural core for bioinspired focal-plane dynamic image processing in CMOS [J].
Carmona-Galán, R ;
Jiménez-Garrido, F ;
Domínguez-Mata, CM ;
Domínguez-Castro, R ;
Meana, SE ;
Petras, I ;
Rodríguez-Vázquez, A .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2004, 51 (05) :913-925
[3]   THE CNN PARADIGM [J].
CHUA, LO ;
ROSKA, T .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 1993, 40 (03) :147-156
[4]   Adaptive CMOS: From biological inspiration to systems-on-a-chip [J].
Diorio, C ;
Hsu, D ;
Figueroa, M .
PROCEEDINGS OF THE IEEE, 2002, 90 (03) :345-357
[5]   Four-quadrant one-transistor-synapse for high-density CNN implementations [J].
Dominguez-Castro, R ;
Rodriguez-Vazquez, A ;
Espejo, S ;
Carmona, R .
CNNA 98 - 1998 FIFTH IEEE INTERNATIONAL WORKSHOP ON CELLULAR NEURAL NETWORKS AND THEIR APPLICATIONS - PROCEEDINGS, 1998, :243-248
[6]  
Espejo S, 1996, INT J CIRC THEOR APP, V24, P341, DOI 10.1002/(SICI)1097-007X(199605/06)24:3<341::AID-CTA920>3.0.CO
[7]  
2-L
[8]  
Hubel D. H, 1995, SCI AM LIB, V22
[9]   An analog VLSI chip emulating sustained and transient response channels of the vertebrate retina [J].
Kameda, S ;
Yagi, T .
IEEE TRANSACTIONS ON NEURAL NETWORKS, 2003, 14 (05) :1405-1412
[10]   A 4-MHZ CMOS CONTINUOUS-TIME FILTER WITH ON-CHIP AUTOMATIC TUNING [J].
KRUMMENACHER, F ;
JOEHL, N .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1988, 23 (03) :750-758