A 2.5-5.6 GHz Subharmonically Injection-Locked All-Digital PLL With Dual-Edge Complementary Switched Injection

被引:22
作者
Cho, Sung-Yong [1 ,2 ]
Kim, Sungwoo [3 ]
Choo, Min-Soong [1 ,2 ]
Ko, Han-Gon [1 ,2 ]
Lee, Jinhyung [1 ,2 ]
Bae, Woorham [4 ]
Jeong, Deog-Kyoon [1 ,2 ]
机构
[1] Seoul Natl Univ, Dept Elect & Comp Engn, Seoul 08826, South Korea
[2] Seoul Natl Univ, Coll Engn, Interuniv Semicond Res Ctr, Seoul 08826, South Korea
[3] SK Hynix, Icheon 17736, South Korea
[4] Univ Calif Berkeley, Dept Elect Engn & Comp Sci, Berkeley, CA 94720 USA
关键词
All-digital PLL (ADPLL); dual-edge injection; frequency detector; injection-locked oscillator (ILO); reference spur; sense-amplifier; sub-sampling PLL; LOW-POWER; CLOCK MULTIPLIER; OSCILLATOR; DESIGN;
D O I
10.1109/TCSI.2018.2799195
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A 2.5-5.6 GHz low-phase-noise subharmonically injection-locked sub-sampling all-digital phase-locked loop with a dual-edge complementary switched injection technique is presented. While previously reported injection-locked phase-locked loops (ILPLLs) require additional circuitry for resolving a phase alignment mismatch between the PLL loop and injection path, the presented ILPLL exhibits a simplified architecture owing to the proposed injection technique and sub-sampling bang-bang phase detector (SSBBPD). Because the proposed injection technique exploits dual-edge injection, we analyze the performance impact of dual-edge injection when inaccurate injection timing occurs. This paper also offers an analysis of the injection technique based on the charge transfer and derives the realignment factor of the injection. With the proposed injection technique and the direct connection of the digitally controlled oscillator (DCO) clock to the SSBBPD, the timing mismatch between the PLL loop and injection path becomes insensitive to voltage and temperature drift. The proposed ILPLL prototype is fabricated in a 65-nm CMOS process and achieves a 168-fs integrated rms jitter over 1 kHz to 40 MHz at a 5-GHz output frequency with 156.25-MHz reference clock while consuming 15.4 mW with an active area of 0.06 mm(2).
引用
收藏
页码:2691 / 2702
页数:12
相关论文
共 34 条
[1]  
[Anonymous], 2016, P IEEE S VLSI CIRC V
[2]   A Low-Jitter Low-Phase-Noise 10-GHz Sub-Harmonically Injection-Locked PLL With Self-Aligned DLL in 65-nm CMOS Technology [J].
Chang, Hong-Yeh ;
Yeh, Yen-Liang ;
Liu, Yu-Cheng ;
Li, Meng-Han ;
Chen, Kevin .
IEEE TRANSACTIONS ON MICROWAVE THEORY AND TECHNIQUES, 2014, 62 (03) :543-555
[3]  
Che-Fu Liang, 2011, 2011 IEEE International Solid-State Circuits Conference (ISSCC 2011), P90, DOI 10.1109/ISSCC.2011.5746232
[4]  
Chien JC, 2014, ISSCC DIG TECH PAP I, V57, P52, DOI 10.1109/ISSCC.2014.6757334
[5]  
Cho SY, 2015, PROC EUR SOLID-STATE, P384, DOI 10.1109/ESSCIRC.2015.7313908
[6]   A PVT-Robust and Low-Jitter Ring-VCO-Based Injection-Locked Clock Multiplier With a Continuous Frequency-Tracking Loop Using a Replica-Delay Cell and a Dual-Edge Phase Detector [J].
Choi, Seojin ;
Yoo, Seyeon ;
Lim, Younghyun ;
Choi, Jaehyouk .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (08) :1878-1889
[7]  
Coombs D, 2017, ISSCC DIG TECH PAP I, P152, DOI 10.1109/ISSCC.2017.7870306
[8]   A Fully Synthesizable All-Digital PLL With Interpolative Phase Coupled Oscillator, Current-Output DAC, and Fine-Resolution Digital Varactor Using Gated Edge Injection Technique [J].
Deng, Wei ;
Yang, Dongsheng ;
Ueno, Tomohiro ;
Siriburanon, Teerachot ;
Kondo, Satoshi ;
Okada, Kenichi ;
Matsuzawa, Akira .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (01) :68-80
[9]  
Do-Hwan Oh, 2007, 2007 IEEE International Solid-State Circuits Conference (IEEE Cat. No.07CH37858), P222
[10]  
Elkholy A, 2016, ISSCC DIG TECH PAP I, V59, P192, DOI 10.1109/ISSCC.2016.7417972