Simulation-based study of negative capacitance double-gate junctionless transistors with ferroelectric gate dielectric

被引:24
|
作者
Jiang, Chunsheng [1 ]
Liang, Renrong [1 ]
Wang, Jing [1 ]
Xu, Jun [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
Junctionless transistor; Ferroelectric gate dielectric; Negative capacitance; Power dissipation applications; Numerical simulation;
D O I
10.1016/j.sse.2016.09.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a kind of negative capacitance double-gate junctionless transistor (NC-DG-JLT) with ferro-electric (FE) gate dielectric and metal-ferroelectric-metal-insulator-semiconductor (MFMIS) structure is proposed. It is demonstrated that NC-DG-JLTs can lower off-state current, improve on-state drain current, and lower subthreshold swing at the same time compared with its conventional DG JLT counterpart using numerical simulation. The steep subthreshold swing (SS < 60 mV/dec) is achieved at room temperature. The related physical mechanisms are discussed in detail. The low off-state current and high on/off current ratio could be obtained even for ultra-small transistors by optimizing the device parameters. NC-DG-JLTs have a great potential for low power dissipation applications. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:130 / 135
页数:6
相关论文
共 50 条
  • [31] Optimization of the geometry of a charge plasma double-gate junctionless transistor for improved RF stability
    Pon, Adhithan
    Bhattacharyya, Arkaprava
    Padmanaban, B.
    Ramesh, R.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2019, 18 (03) : 906 - 917
  • [32] Analysis of Negative Capacitance Source Pocket Double-Gate TFET with Steep Subthreshold and High ON-OFF Ratio
    Babu, K. Murali Chandra
    Goel, Ekta
    JOURNAL OF ELECTRONIC MATERIALS, 2024, 53 (07) : 3861 - 3869
  • [33] Impact of sidewall spacer materials and gate underlap length on negative capacitance double-gate tunnel field-effect transistor (NCDG-TFET)
    Go, Seungwon
    Kim, Shinhee
    Park, Jae Yeon
    Lee, Dong Keun
    Noh, Hyung Ju
    Park, So Ra
    Kim, Yoon
    Kim, Dae Hwan
    Kim, Sangwan
    SOLID-STATE ELECTRONICS, 2022, 198
  • [34] Impact of Temperature on the Performance of Sub-35nm Symmetrie Double Gate Junctionless Transistor Based Inverter using High-K Gate Dielectric, a TCAD Simulation Study
    Boro, Uttam Ch.
    Bora, Nipanka
    Pegu, Pankaj Appun
    Subadar, Rupaban
    PROCEEDINGS OF THE FIRST IEEE INTERNATIONAL CONFERENCE ON POWER ELECTRONICS, INTELLIGENT CONTROL AND ENERGY SYSTEMS (ICPEICES 2016), 2016,
  • [35] Performance assessment of symmetric double gate negative capacitance junctionless transistor with high-k spacer at elevated temperatures
    Mehta, Hema
    Kaur, Harsupreet
    ADVANCES IN NATURAL SCIENCES-NANOSCIENCE AND NANOTECHNOLOGY, 2019, 10 (03)
  • [36] Superior Performance and Reliability of Double Gate Gaussian Doped Negative Capacitance Junctionless Transistor for 200-500 K
    Mehta, Hema
    Kaur, Harsupreet
    IETE TECHNICAL REVIEW, 2020, 37 (04) : 391 - 401
  • [37] Comparative Study of Single Material Gate and Dual Material Gate Silicon-on-Insulator Junctionless Transistors
    Wagaj, S. C.
    Chavan, Y. V.
    PROCEEDINGS OF 2017 11TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO 2017), 2017, : 272 - 277
  • [38] Threshold Voltage Modeling of Negative Capacitance Double Gate TFET
    Shikha, U. S.
    James, Rekha K.
    Pradeep, Anju
    Baby, Sumi
    Jacob, Jobymol
    2022 35TH INTERNATIONAL CONFERENCE ON VLSI DESIGN (VLSID 2022) HELD CONCURRENTLY WITH 2022 21ST INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (ES 2022), 2022, : 287 - 291
  • [39] Surface potential and mobile charge based drain current modeling of double gate junctionless accumulation mode negative capacitance field effect transistor
    Yadav, Snehlata
    Rewari, Sonam
    Pandey, Rajeshwari
    INTERNATIONAL JOURNAL OF NUMERICAL MODELLING-ELECTRONIC NETWORKS DEVICES AND FIELDS, 2024, 37 (02)
  • [40] Novel junctionless GAA negative capacitance FET based on gate engineering aspects: analytical modeling and performance assessment
    Rahmani, Ibrahim
    Dibi, Zohir
    Farhati, Hichem
    Djeffal, Faycal
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2025, 24 (01)