Simulation-based study of negative capacitance double-gate junctionless transistors with ferroelectric gate dielectric

被引:24
|
作者
Jiang, Chunsheng [1 ]
Liang, Renrong [1 ]
Wang, Jing [1 ]
Xu, Jun [1 ]
机构
[1] Tsinghua Univ, Inst Microelect, Tsinghua Natl Lab Informat Sci & Technol, Beijing 100084, Peoples R China
基金
中国国家自然科学基金;
关键词
Junctionless transistor; Ferroelectric gate dielectric; Negative capacitance; Power dissipation applications; Numerical simulation;
D O I
10.1016/j.sse.2016.09.001
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a kind of negative capacitance double-gate junctionless transistor (NC-DG-JLT) with ferro-electric (FE) gate dielectric and metal-ferroelectric-metal-insulator-semiconductor (MFMIS) structure is proposed. It is demonstrated that NC-DG-JLTs can lower off-state current, improve on-state drain current, and lower subthreshold swing at the same time compared with its conventional DG JLT counterpart using numerical simulation. The steep subthreshold swing (SS < 60 mV/dec) is achieved at room temperature. The related physical mechanisms are discussed in detail. The low off-state current and high on/off current ratio could be obtained even for ultra-small transistors by optimizing the device parameters. NC-DG-JLTs have a great potential for low power dissipation applications. (C) 2016 Elsevier Ltd. All rights reserved.
引用
收藏
页码:130 / 135
页数:6
相关论文
共 50 条
  • [21] Could the negative capacitance effect be used in field-effect transistors with a ferroelectric gate?
    Eliseev, E. A.
    Morozovska, A. N.
    Yurchenko, L. P.
    Strikha, M. V.
    PHYSICS AND CHEMISTRY OF SOLID STATE, 2022, 23 (04): : 705 - 713
  • [22] Impact of temperature on a ferroelectric interfaced negative capacitance double gate junctionless accumulation mode field effect transistor-compact model
    Yadav, Snehlata
    Rewari, Sonam
    Pandey, Rajeshwari
    PROCEEDINGS OF THE ROYAL SOCIETY A-MATHEMATICAL PHYSICAL AND ENGINEERING SCIENCES, 2023, 479 (2271):
  • [23] Impact of Spacer Configuration on Negative Capacitance Multi Gate Junctionless FET
    Kaushal, Shelja
    Kaundal, Shalu
    Rana, Ashwani K.
    2021 INTERNATIONAL CONFERENCE ON COMPUTER COMMUNICATION AND INFORMATICS (ICCCI), 2021,
  • [24] Device design guideline for junctionless gate-all-around nanowire negative-capacitance FET with HfO2-based ferroelectric gate stack
    Choi, Yejoo
    Hong, Yuri
    Shin, Changhwan
    SEMICONDUCTOR SCIENCE AND TECHNOLOGY, 2020, 35 (01)
  • [25] High temperature performance of Si:HfO2 based long channel Double Gate Ferroelectric Junctionless Transistors
    Mehta, Hema
    Kaur, Harsupreet
    SUPERLATTICES AND MICROSTRUCTURES, 2017, 103 : 78 - 84
  • [26] A Carrier-Based Analytic Theory for Electrical Simulation of Negative Capacitance Surrounding Gate Ferroelectric Capacitor
    Jiang, Chunsheng
    Liang, Renrong
    Wang, Jing
    Xu, Jun
    2015 IEEE 15TH INTERNATIONAL CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2015, : 834 - 837
  • [27] Single-event-transient effects in Junctionless Double-Gate MOSFETs with Dual-Material Gate investigated by 3D simulation
    Munteanu, D.
    Autran, J. L.
    Moindjie, S.
    MICROELECTRONICS RELIABILITY, 2017, 76 : 719 - 724
  • [28] Impact of back gate-drain overlap on DC and analog/HF performance of a ferroelectric negative capacitance double gate TFET
    Pathakamuri, Anil Kumar
    Pandey, Chandan Kumar
    PHYSICA SCRIPTA, 2023, 98 (12)
  • [29] Simulation-Based Analysis of Ultra Thin-Body Double Gate Ferroelectric TFET for an Enhanced Electric Performance
    Gopal, Girdhar
    Varma, Tarun
    SILICON, 2022, 14 (12) : 6553 - 6563
  • [30] Optimization of the geometry of a charge plasma double-gate junctionless transistor for improved RF stability
    Adhithan Pon
    Arkaprava Bhattacharyya
    B. Padmanaban
    R. Ramesh
    Journal of Computational Electronics, 2019, 18 : 906 - 917