IMPLEMENTATION OF LEAKAGE REDUCTION TECHNIQUES IN FINFET BASED 3T DRAM BASED AT 45 NM TECHNOLOGY

被引:0
作者
Tripathi, Bharat [1 ]
Khandelwal, Saurabh [1 ]
Shrivastava, Ravi [1 ]
Raj, Balwinder [2 ]
机构
[1] ITM, Dept ECE, Gwalior, India
[2] NIT, Dept ECE, Jalandhar, Jalandhar, India
来源
2017 INTERNATIONAL CONFERENCE ON RECENT INNOVATIONS IN SIGNAL PROCESSING AND EMBEDDED SYSTEMS (RISE) | 2017年
关键词
DRAM; DG-FinFET; Average power; Leakage current; SVL; USVL; LSVL;
D O I
暂无
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
In this paper we have compared the average power, leakage power, leakage current and leakage voltage of a 3-T DRAM circuit. To compare the performance of 3T DRAM we use the FinFET approach and SVL technique. This is the type of gate structure which helps to reduce leakage current amount and overcomes some type other short-channel effects and enhanced electrical control over the channel conduction. SVL is the technique which used to decrease leakage during both the stand-by mode and active mode. DRAM is used in several processors for data memory purpose. In modern day personal computers DRAM is used as the main memory. The Off-state leakage current is the main reason behind power dissipation in DRAM structures. The basic advantage of using DRAM is simplicity in its structure.
引用
收藏
页码:357 / 361
页数:5
相关论文
共 13 条
  • [1] Akashe S, 2012, PROCEEDINGS OF THE 2012 WORLD CONGRESS ON INFORMATION AND COMMUNICATION TECHNOLOGIES, P18, DOI 10.1109/WICT.2012.6409043
  • [2] Fast low-power decoders for RAMs
    Amrutur, BS
    Horowitz, MA
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (10) : 1506 - 1515
  • [3] Ekanayake V. N., 2003, P 9 INT S AS CIRC SY
  • [4] A self-controllable voltage level (SVL) circuit and its low-power high-speed CMOS circuit applications
    Enomoto, T
    Oka, Y
    Shikano, H
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2003, 38 (07) : 1220 - 1226
  • [5] Fatemi H, 2007, ASIA S PACIF DES AUT, P774
  • [6] Hongil Yoon, 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177), P378, DOI 10.1109/ISSCC.2001.912681
  • [7] Jin S, 2004, IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, P399
  • [8] Leblebici Y., 2003, CMOS DIGITAL INTEGRA
  • [9] Lee KH, 2004, IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, P841
  • [10] Nirmal Uma, 2012, INT J ELECT COMMUNIC, V13, P233