共 16 条
[2]
DADDA L., 1965, Alta Frequenza, V34, P349
[3]
Design of low-error fixed-width multipliers for DSP applications
[J].
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING,
1999, 46 (06)
:836-842
[5]
King E.J., 1997, 31st Asilomar Conference on Signals, Circuits and Systems, P1178, DOI DOI 10.1109/ACSSC.1997.679090
[6]
KOREN I, 2002, COMPUTER ARITHMETIC, pCH6
[9]
Reduced power dissipation through truncated multiplication
[J].
IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS,
1999,
:61-69
[10]
SCHULTE MJ, 1993, VLSI SIGNAL PROCESSI, V6, P388