Design and Application of Faithfully Rounded and Truncated Multipliers With Combined Deletion, Reduction, Truncation, and Rounding

被引:39
作者
Ko, Hou-Jen [1 ]
Hsiao, Shen-Fu [1 ]
机构
[1] Natl Sun Yat Sen Univ, Dept Comp Sci & Engn, Kaohsiung 80424, Taiwan
关键词
Computer arithmetic; faithful rounding; fixed-width multiplier; tree reduction; truncated multiplier; FIXED-WIDTH MULTIPLIERS; COMPENSATION;
D O I
10.1109/TCSII.2011.2148970
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A faithfully rounded truncated multiplier design is presented where the maximum absolute error is guaranteed to be no more than 1 unit of least position. The proposed method jointly considers the deletion, reduction, truncation, and rounding of partial product bits in order to minimize the number of full adders and half adders during tree reduction. Experimental results demonstrate the efficiency of the proposed faithfully truncated multiplier with area saving rates of more than 30%. In addition, the truncated multiplier design also has smaller delay due to the smaller bit width in the final carry-propagate adder.
引用
收藏
页码:304 / 308
页数:5
相关论文
共 16 条
[1]   PARALLEL REDUCED AREA MULTIPLIERS [J].
BICKERSTAFF, KC ;
SCHULTE, MJ ;
SWARTZLANDER, EE .
JOURNAL OF VLSI SIGNAL PROCESSING, 1995, 9 (03) :181-191
[2]  
DADDA L., 1965, Alta Frequenza, V34, P349
[3]   Design of low-error fixed-width multipliers for DSP applications [J].
Jou, JM ;
Kuang, SR ;
Chen, RD .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (06) :836-842
[4]   Low-error carry-free fixed-width multipliers with low-cost compensation circuits [J].
Juang, TB ;
Hsiao, SF .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (06) :299-303
[5]  
King E.J., 1997, 31st Asilomar Conference on Signals, Circuits and Systems, P1178, DOI DOI 10.1109/ACSSC.1997.679090
[6]  
KOREN I, 2002, COMPUTER ARITHMETIC, pCH6
[7]   Truncated Binary Multipliers With Variable Correction and Minimum Mean Square Error [J].
Petra, Nicola ;
De Caro, Davide ;
Garofalo, Valeria ;
Napoli, Ettore ;
Strollo, Antonio G. M. .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (06) :1312-1325
[8]   High-speed function approximation using a minimax quadratic interpolator [J].
Piñeiro, JA ;
Oberman, SF ;
Muller, JM ;
Bruguera, JD .
IEEE TRANSACTIONS ON COMPUTERS, 2005, 54 (03) :304-318
[9]   Reduced power dissipation through truncated multiplication [J].
Schulte, MJ ;
Stine, JE ;
Jansen, JG .
IEEE ALESSANDRO VOLTA MEMORIAL WORKSHOP ON LOW-POWER DESIGN, PROCEEDINGS, 1999, :61-69
[10]  
SCHULTE MJ, 1993, VLSI SIGNAL PROCESSI, V6, P388