A Probabilistic Estimation Bias Circuit for Fixed-Width Booth Multiplier and Its DCT Applications

被引:47
作者
Li, Chung-Yi [1 ]
Chen, Yuan-Ho [1 ]
Chang, Tsin-Yuan [1 ]
Chen, Jyun-Neng [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
Discrete cosine transform (DCT); estimation theory; fixed-width Booth multiplier; probabilistic analysis; SIGNAL-PROCESSING APPLICATIONS; DSP APPLICATIONS; DESIGN;
D O I
10.1109/TCSII.2011.2111610
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, a probabilistic estimation bias (PEB) circuit for a fixed-width two's-complement Booth multiplier is proposed. The proposed PEB circuit is derived from theoretical computation, instead of exhaustive simulations and heuristic compensation strategies that tend to introduce curve-fitting errors and exponential-grown simulation time. Consequently, the proposed PEB circuit provides a smaller area and a lower truncation error compared with existing works. Implemented in an 8 x 8 2-D discrete cosine transform (DCT) core, the DCT core using the proposed PEB Booth multiplier improves the peak signal-to-noise ratio by 17 dB with only a 2% area penalty compared with the direct-truncated method.
引用
收藏
页码:215 / 219
页数:5
相关论文
共 17 条
  • [11] PARHI KK, 2008, Patent No. 7334200
  • [12] Truncated Binary Multipliers With Variable Correction and Minimum Mean Square Error
    Petra, Nicola
    De Caro, Davide
    Garofalo, Valeria
    Napoli, Ettore
    Strollo, Antonio G. M.
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (06) : 1312 - 1325
  • [13] SCHULTE MJ, 1993, VLSI SIGNAL PROCESSI, V6, P388
  • [14] Adaptive low-error fixed-width booth multipliers
    Song, Min-An
    Van, Lan-Da
    Kuo, Sy-Yen
    [J]. IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (06): : 1180 - 1187
  • [15] Design of the lower error fixed-width multiplier and its application
    Van, LD
    Wang, SS
    Feng, WS
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2000, 47 (10) : 1112 - 1118
  • [16] Generalized low-error area-efficient fixed-width multipliers
    Van, LD
    Yang, CC
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2005, 52 (08) : 1608 - 1619
  • [17] High-Accuracy Fixed-Width Modified Booth Multipliers for Lossy Applications
    Wang, Jiun-Ping
    Kuang, Shiann-Rong
    Liang, Shish-Chang
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (01) : 52 - 60