共 17 条
- [3] Huang HA, 2006, IEEE INT SYMP CIRC S, P3538
- [4] Design of low-error fixed-width multipliers for DSP applications [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (06): : 836 - 842
- [7] Area-efficient multipliers for digital signal processing applications [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (02): : 90 - 95
- [8] ty Carry estimation for two's complement fixed-width multipliers [J]. 2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 345 - 350
- [10] Parhami Behrooz, 2010, Computer Arithmetic Algorithms and Hardware Designs