A Probabilistic Estimation Bias Circuit for Fixed-Width Booth Multiplier and Its DCT Applications

被引:47
作者
Li, Chung-Yi [1 ]
Chen, Yuan-Ho [1 ]
Chang, Tsin-Yuan [1 ]
Chen, Jyun-Neng [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
Discrete cosine transform (DCT); estimation theory; fixed-width Booth multiplier; probabilistic analysis; SIGNAL-PROCESSING APPLICATIONS; DSP APPLICATIONS; DESIGN;
D O I
10.1109/TCSII.2011.2111610
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, a probabilistic estimation bias (PEB) circuit for a fixed-width two's-complement Booth multiplier is proposed. The proposed PEB circuit is derived from theoretical computation, instead of exhaustive simulations and heuristic compensation strategies that tend to introduce curve-fitting errors and exponential-grown simulation time. Consequently, the proposed PEB circuit provides a smaller area and a lower truncation error compared with existing works. Implemented in an 8 x 8 2-D discrete cosine transform (DCT) core, the DCT core using the proposed PEB Booth multiplier improves the peak signal-to-noise ratio by 17 dB with only a 2% area penalty compared with the direct-truncated method.
引用
收藏
页码:215 / 219
页数:5
相关论文
共 17 条
  • [1] Design of low-error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 522 - 531
  • [2] Shift-register-based data transposition for cost-effective discrete cosine transform
    Hsia, Shih-Chang
    Wang, Szu-Hong
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (06) : 725 - 728
  • [3] Huang HA, 2006, IEEE INT SYMP CIRC S, P3538
  • [4] Design of low-error fixed-width multipliers for DSP applications
    Jou, JM
    Kuang, SR
    Chen, RD
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1999, 46 (06): : 836 - 842
  • [5] Low-error reduced-width booth multipliers for DSP applications
    Jou, SJ
    Tsai, MH
    Tsao, YL
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2003, 50 (11) : 1470 - 1474
  • [6] Low-error carry-free fixed-width multipliers with low-cost compensation circuits
    Juang, TB
    Hsiao, SF
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2005, 52 (06) : 299 - 303
  • [7] Area-efficient multipliers for digital signal processing applications
    Kidambi, SS
    ElGuibaly, F
    Antoniou, A
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (02): : 90 - 95
  • [8] ty Carry estimation for two's complement fixed-width multipliers
    Liao, Yen-Chin
    Chang, Hsie-Chia
    Liu, Chih-Wei
    [J]. 2006 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS DESIGN AND IMPLEMENTATION, 2006, : 345 - 350
  • [9] SINGLE-PRECISION MULTIPLIER WITH REDUCED CIRCUIT COMPLEXITY FOR SIGNAL-PROCESSING APPLICATIONS
    LIM, YC
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1992, 41 (10) : 1333 - 1336
  • [10] Parhami Behrooz, 2010, Computer Arithmetic Algorithms and Hardware Designs