Direct ADC Controlled Asymmetric Cascaded Multilevel Inverter

被引:0
|
作者
Shah, Maulik J. [1 ]
Pandya, Kartik S. [1 ]
Chauhan, Priyesh [2 ]
机构
[1] CHARUSAT Charotar Univ Sci & Technol CHARUSAT, Dept Elect Engn, CSPIT, CHARUSAT Campus, Changa 388421, Gujarat, India
[2] Inst Infrastruct Technol Res & Management, Elect & Comp Sci Engn, Ahmadabad, Gujarat, India
关键词
analog to digital converter; cascaded inverter; reduced power switching devices; multilevel inverter;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents an asymmetric multi-level inverter with a novel direct ADC control scheme. This scheme does not use a carrier wave or a reference sinusoidal wave to generate gate pulses for power switches, but an Analog to Digital Converter (ADC) to create gate pulses. For n sources, n bit ADC will generate 2(n+1)-1 levels at the output voltage of the inverter. This scheme uses the ADC output for the gate pulses for power switching devices. In this topology, the inverter comprises a series of connected half-bridges to generate a more significant level. The presented topology uses binary level supply voltages. Different topologies with different parameters are compared with the proposed inverter, and the operation of the proposed control scheme is verified with a simulation in Matlab. The prototype of a 31-level inverter is developed in hardware, and the hardware results are discussed.
引用
收藏
页码:9071 / 9077
页数:7
相关论文
共 50 条
  • [41] A Novel Three Phase Cascaded Multilevel Inverter in Power System
    Wang, Sheng
    Zhong, Jiahua
    Ouyang Lilin
    Wu Songlin
    He Jinping
    2018 CHINA INTERNATIONAL CONFERENCE ON ELECTRICITY DISTRIBUTION (CICED), 2018, : 1809 - 1817
  • [42] Novel design of cascaded multilevel inverter with reduced number of components
    Angara, Bhogeswara Rao
    Tripathi, M. M.
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [43] FPGA Implementation of SPWM for Cascaded Multilevel Inverter by Using XSG
    Hatas, Hasan
    Genc, Naci
    Mamizadeh, Ali
    2019 4TH INTERNATIONAL CONFERENCE ON POWER ELECTRONICS AND THEIR APPLICATIONS (ICPEA), 2019,
  • [44] Performance Analysis for Various Source Oriented Cascaded Multilevel Inverter
    Sabyasachi, Sidharth
    Borghate, Vijay B.
    Maddugari, Santosh Kumar
    IEEE INDICON: 15TH IEEE INDIA COUNCIL INTERNATIONAL CONFERENCE, 2018,
  • [45] Design of GPI Controller for Current Feedback Multilevel Cascaded Inverter
    Angara, Bhogeswara Rao
    Tripathi, M. M.
    2016 BIENNIAL INTERNATIONAL CONFERENCE ON POWER AND ENERGY SYSTEMS: TOWARDS SUSTAINABLE ENERGY (PESTSE), 2016,
  • [46] A novel cascaded multilevel boost converter fed multilevel inverter with reduced switch count
    Jayasudha, K.
    Vijayalakshmi, S.
    Marimuthu, M.
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2023, 110 (12) : 2374 - 2391
  • [47] Simulation & Analysis of Different Parameters of Various Levels of Cascaded H Bridge Multilevel Inverter
    Javvaji, Hema Latha
    Basavaraja, B.
    2013 IEEE ASIA PACIFIC CONFERENCE ON POSTGRADUATE RESEARCH IN MICROELECTRONICS & ELECTRONICS (PRIMEASIA), 2013, : 62 - 67
  • [48] Simplified Small-Signal Model for Output Voltage Control of Asymmetric Cascaded H-Bridge Multilevel Inverter
    Curi Busarello, Tiago Davi
    Mortezaei, Ali
    Morales Paredes, Helmo Kelis
    Al-Durra, Ahmed
    Pomilio, Jose Antenor
    Simoes, Marcelo Godoy
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2018, 33 (04) : 3509 - 3519
  • [49] A Four-Legged H-Bridge Inverter Topology for Cascaded Multilevel Inverter
    Munib, Muhammad
    Qureshi, Khurram Karim
    Gu, Jason
    Asad, Muhammad Usman
    Butt, Naureen
    Farooq, Umar
    2021 4TH INTERNATIONAL SYMPOSIUM ON ADVANCED ELECTRICAL AND COMMUNICATION TECHNOLOGIES (ISAECT), 2021,
  • [50] A New Asymmetric Multilevel Inverter With Reduced Number of Components
    Yousofi-Darmian, Saeed
    Masoud Barakati, S.
    IEEE JOURNAL OF EMERGING AND SELECTED TOPICS IN POWER ELECTRONICS, 2020, 8 (04) : 4333 - 4342