Direct ADC Controlled Asymmetric Cascaded Multilevel Inverter

被引:0
|
作者
Shah, Maulik J. [1 ]
Pandya, Kartik S. [1 ]
Chauhan, Priyesh [2 ]
机构
[1] CHARUSAT Charotar Univ Sci & Technol CHARUSAT, Dept Elect Engn, CSPIT, CHARUSAT Campus, Changa 388421, Gujarat, India
[2] Inst Infrastruct Technol Res & Management, Elect & Comp Sci Engn, Ahmadabad, Gujarat, India
关键词
analog to digital converter; cascaded inverter; reduced power switching devices; multilevel inverter;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents an asymmetric multi-level inverter with a novel direct ADC control scheme. This scheme does not use a carrier wave or a reference sinusoidal wave to generate gate pulses for power switches, but an Analog to Digital Converter (ADC) to create gate pulses. For n sources, n bit ADC will generate 2(n+1)-1 levels at the output voltage of the inverter. This scheme uses the ADC output for the gate pulses for power switching devices. In this topology, the inverter comprises a series of connected half-bridges to generate a more significant level. The presented topology uses binary level supply voltages. Different topologies with different parameters are compared with the proposed inverter, and the operation of the proposed control scheme is verified with a simulation in Matlab. The prototype of a 31-level inverter is developed in hardware, and the hardware results are discussed.
引用
收藏
页码:9071 / 9077
页数:7
相关论文
共 50 条
  • [31] THD Minimization and Reliability Analysis of Cascaded Multilevel Inverter
    Kavitha, R.
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2023, 32 (11)
  • [32] A cascaded multilevel inverter based on new basic units
    Yousefizad, Shahab
    Azimi, Erfan
    Nasiri-Zarandi, Reza
    Hafezi, Hossein
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (12) : 2158 - 2177
  • [33] A Controller for Cascaded H-Bridge Multilevel Inverter
    Kalla, Ujjwal Kumar
    Verma, Avanti
    Singh, Bhim
    Joshi, Keshav
    2016 IEEE 7TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2016,
  • [34] Asymmetric Cascaded Multilevel Inverter with Capacitor-based Half-bridge Cells and Reduced Number of Components
    Eskandari, Reyhaneh
    Jahan, Hossein Khoun
    Shotorbani, Amin Mohammadpour
    Abapour, Mehdi
    Peyghami, Saeed
    Blaabjerg, Frede
    2020 IEEE 21ST WORKSHOP ON CONTROL AND MODELING FOR POWER ELECTRONICS (COMPEL), 2020, : 204 - 209
  • [35] Trinary asymmetric cascaded H bridge (1:3:9) multilevel inverter with self-balanced capacitor
    Yarlagadda, Anil Kumar
    Verma, Vimlesh
    JOURNAL OF POWER ELECTRONICS, 2022, 22 (09) : 1522 - 1531
  • [36] Asymmetrical Two-Phase Induction Motor Speed Controlled by Multilevel Inverter Employing Cascaded Transformers
    Tipsuwanporn, V.
    Kaenthong, K.
    Numsomran, A.
    Charean, A.
    Sawaengsinkasikit, W.
    2017 IEEE 26TH INTERNATIONAL SYMPOSIUM ON INDUSTRIAL ELECTRONICS (ISIE), 2017, : 232 - 237
  • [37] Trinary asymmetric cascaded H bridge (1:3:9) multilevel inverter with self-balanced capacitor
    Anil Kumar Yarlagadda
    Vimlesh Verma
    Journal of Power Electronics, 2022, 22 : 1522 - 1531
  • [38] Performance Analysis of Cascaded Multilevel Inverter with Reduced Switched Topology
    Garapati, Durga Prasad
    Jegathesan, V
    Nalli, Praveen Kumar
    Bhukya, Ramu
    Bharathi, Bommina Sravani Vijaya
    Duvvuri, S. S. S. R. Sarathbabu
    2018 IEEE 8TH POWER INDIA INTERNATIONAL CONFERENCE (PIICON), 2018,
  • [39] New cascaded multilevel inverter topology with minimum number of switches
    Babaei, Ebrahim
    Hosseini, Seyed Hossein
    ENERGY CONVERSION AND MANAGEMENT, 2009, 50 (11) : 2761 - 2767
  • [40] The Effects of Number of Conducting Switches in a Cascaded Multilevel Inverter Output
    Mohamad, A. Syukri
    Radzi, Mohd Amran Mohd
    Mailah, Nashiren Farzilah
    Othman, Mohammad Lutfi
    2019 IEEE 10TH CONTROL AND SYSTEM GRADUATE RESEARCH COLLOQUIUM (ICSGRC), 2019, : 26 - 31