Direct ADC Controlled Asymmetric Cascaded Multilevel Inverter

被引:0
|
作者
Shah, Maulik J. [1 ]
Pandya, Kartik S. [1 ]
Chauhan, Priyesh [2 ]
机构
[1] CHARUSAT Charotar Univ Sci & Technol CHARUSAT, Dept Elect Engn, CSPIT, CHARUSAT Campus, Changa 388421, Gujarat, India
[2] Inst Infrastruct Technol Res & Management, Elect & Comp Sci Engn, Ahmadabad, Gujarat, India
关键词
analog to digital converter; cascaded inverter; reduced power switching devices; multilevel inverter;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents an asymmetric multi-level inverter with a novel direct ADC control scheme. This scheme does not use a carrier wave or a reference sinusoidal wave to generate gate pulses for power switches, but an Analog to Digital Converter (ADC) to create gate pulses. For n sources, n bit ADC will generate 2(n+1)-1 levels at the output voltage of the inverter. This scheme uses the ADC output for the gate pulses for power switching devices. In this topology, the inverter comprises a series of connected half-bridges to generate a more significant level. The presented topology uses binary level supply voltages. Different topologies with different parameters are compared with the proposed inverter, and the operation of the proposed control scheme is verified with a simulation in Matlab. The prototype of a 31-level inverter is developed in hardware, and the hardware results are discussed.
引用
收藏
页码:9071 / 9077
页数:7
相关论文
共 50 条
  • [21] Hybrid Flying Capacitor Cascaded Multilevel Inverter
    Baimel, D.
    Tapuchi, S.
    Rabinovici, R.
    Notkovich, D.
    Hai, S.
    Horen, Y.
    Bronshtein, S.
    2014 INTERNATIONAL SYMPOSIUM ON POWER ELECTRONICS, ELECTRICAL DRIVES, AUTOMATION AND MOTION (SPEEDAM), 2014, : 631 - 636
  • [22] Research on Cascaded Multilevel Inverter With Regenerative Operation
    Xu, Bin
    Yang, Dan
    Wang, Xu
    2010 CHINESE CONTROL AND DECISION CONFERENCE, VOLS 1-5, 2010, : 2424 - +
  • [23] A Design of Cascaded Multilevel Inverter Snubber Circuit
    Zhou, Qing Hong
    Liu, Qing Feng
    MANUFACTURING ENGINEERING AND AUTOMATION II, PTS 1-3, 2012, 591-593 : 2642 - +
  • [24] Reconfigurable Selective Harmonic Elimination Technique for Wide Range Operations in Asymmetric Cascaded Multilevel Inverter
    Kavitha, R.
    Thottungal, Rani
    JOURNAL OF POWER ELECTRONICS, 2018, 18 (04) : 1037 - 1050
  • [25] A Recommended Cascaded Structure for Multilevel Inverter with Minimum Power Electronic Components
    Vinothkumar, N.
    Chinnaiyan, V. Kumar
    Pradish, M.
    Karthikeyan, S. Prabhakar
    ELECTRIC POWER COMPONENTS AND SYSTEMS, 2018, 46 (13) : 1432 - 1447
  • [26] A new asymmetric hybrid multilevel inverter
    Luo, FL
    Liu, Y
    IPEC 2003: PROCEEDINGS OF THE 6TH INTERNATIONAL POWER ENGINEERING CONFERENCE, VOLS 1 AND 2, 2003, : 311 - 316
  • [27] Flexible cascaded multilevel inverter with multiple operation modes
    Yaoqiang Wang
    Guanyu Du
    Jun Liang
    Ming Qin
    Journal of Power Electronics, 2020, 20 : 675 - 686
  • [28] Analysis of asymmetrical cascaded multilevel inverter for traction systems
    Ranjan, Soumya
    Mishra, Sudhansu Kumar
    2013 INTERNATIONAL CONFERENCE ON ENERGY EFFICIENT TECHNOLOGIES FOR SUSTAINABILITY (ICEETS), 2013,
  • [29] Intelligence controller for STATCOM using cascaded multilevel inverter
    Dhal P.K.
    Asir Rajan C.C.
    Journal of Engineering Science and Technology Review, 2010, 3 (01) : 65 - 69
  • [30] Flexible cascaded multilevel inverter with multiple operation modes
    Wang, Yaoqiang
    Du, Guanyu
    Liang, Jun
    Qin, Ming
    JOURNAL OF POWER ELECTRONICS, 2020, 20 (03) : 675 - 686