Direct ADC Controlled Asymmetric Cascaded Multilevel Inverter

被引:0
|
作者
Shah, Maulik J. [1 ]
Pandya, Kartik S. [1 ]
Chauhan, Priyesh [2 ]
机构
[1] CHARUSAT Charotar Univ Sci & Technol CHARUSAT, Dept Elect Engn, CSPIT, CHARUSAT Campus, Changa 388421, Gujarat, India
[2] Inst Infrastruct Technol Res & Management, Elect & Comp Sci Engn, Ahmadabad, Gujarat, India
关键词
analog to digital converter; cascaded inverter; reduced power switching devices; multilevel inverter;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents an asymmetric multi-level inverter with a novel direct ADC control scheme. This scheme does not use a carrier wave or a reference sinusoidal wave to generate gate pulses for power switches, but an Analog to Digital Converter (ADC) to create gate pulses. For n sources, n bit ADC will generate 2(n+1)-1 levels at the output voltage of the inverter. This scheme uses the ADC output for the gate pulses for power switching devices. In this topology, the inverter comprises a series of connected half-bridges to generate a more significant level. The presented topology uses binary level supply voltages. Different topologies with different parameters are compared with the proposed inverter, and the operation of the proposed control scheme is verified with a simulation in Matlab. The prototype of a 31-level inverter is developed in hardware, and the hardware results are discussed.
引用
收藏
页码:9071 / 9077
页数:7
相关论文
共 50 条
  • [1] Application of new algorithms on asymmetric cascaded multilevel inverter
    Yahya, Ashraf
    Ali, Syed M. Usman
    Khan, Muhammad Farhan
    COMPEL-THE INTERNATIONAL JOURNAL FOR COMPUTATION AND MATHEMATICS IN ELECTRICAL AND ELECTRONIC ENGINEERING, 2020, 39 (04) : 943 - 958
  • [2] A Direct-Connected Hybrid Cascaded Multilevel Inverter Topology
    Noman, Abdullah M.
    Alolah, Abdulrahman, I
    Al-Shamma'a, Abdullrahman A.
    Alkuhayli, Abdulaziz A.
    IECON 2020: THE 46TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, 2020, : 1154 - 1159
  • [3] Symmetric and Asymmetric Design and Implementation of New Cascaded Multilevel Inverter Topology
    Mokhberdoran, Ataollah
    Ajami, Ali
    IEEE TRANSACTIONS ON POWER ELECTRONICS, 2014, 29 (12) : 6712 - 6724
  • [4] Cascaded Multilevel Inverter Topology Based on Cascaded H-Bridge Multilevel Inverter
    Noman, Abdullah M.
    Al-Shamma'a, Abdullrahman A.
    Addoweesh, Khaled E.
    Alabduljabbar, Ayman A.
    Alolah, Abdulrahman I.
    ENERGIES, 2018, 11 (04)
  • [5] A Cascaded Asymmetric Multilevel Inverter with Minimum Number of Switches for Solar Applications
    Draxe, Kaustubh P.
    Ranjana, Mahajan Sagar Bhaskar
    Pandav, Kiran M.
    2014 POWER AND ENERGY SYSTEMS CONFERENCE: TOWARDS SUSTAINABLE ENERGY, 2014,
  • [6] Design and Verification of Improved Cascaded Multilevel Inverter Topology with Asymmetric DC Sources
    Tarmizi, Tarmizi
    Taib, Soib
    Desa, M. K. Mat
    JOURNAL OF POWER ELECTRONICS, 2019, 19 (05) : 1074 - 1086
  • [7] Asymmetric cascaded half-bridge multilevel inverter without polarity changer
    Ahmed, Mahrous
    Sheir, Ahmed
    Orabi, Mohamed
    ALEXANDRIA ENGINEERING JOURNAL, 2018, 57 (04) : 2415 - 2426
  • [8] Fault Diagnosis of Asymmetric Cascaded Multilevel Inverter using Ensemble Machine Learning
    Rangasamy, Kavitha
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2024, 54 (01):
  • [9] Multilevel inverter employing cascaded transformers
    Kang, FS
    Park, SJ
    Kim, CU
    IECON'03: THE 29TH ANNUAL CONFERENCE OF THE IEEE INDUSTRIAL ELECTRONICS SOCIETY, VOLS 1 - 3, PROCEEDINGS, 2003, : 2185 - 2190
  • [10] A Novel Hybrid Cascaded Multilevel Inverter
    Zhu, Yingfeng
    Guo, Shengnan
    Chen, Lingying
    Yan, Qing
    Ma, Huan
    Xie, Xiaosu
    Zhang, Weichao
    Yuan, Xunkui
    2018 IEEE INTERNATIONAL POWER ELECTRONICS AND APPLICATION CONFERENCE AND EXPOSITION (PEAC), 2018, : 1773 - 1777