Dynamically optimized synchronous communication for low power system on chip designs

被引:0
|
作者
Chandra, V [1 ]
Carpenter, G [1 ]
Burns, J [1 ]
机构
[1] Carnegie Mellon Univ, Dept ECE, Pittsburgh, PA 15213 USA
关键词
D O I
10.1109/ICCD.2003.1240885
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is becoming necessary to have finer granularity and control of clock domains in System-on-Chip (SoC) designs for various reasons, power consumption being the primary consideration. In this work we have developed a mechanism to support frequency islands at the subsystem level. This paper describes a scheme for interconnecting and allowing synchronous communication between subsystems operating in different clock domains over a common synchronous bus interface. Our scheme provides a method to dynamically adjust the operating frequency of the source, target and the interconnecting bus during the synchronous communication while leaving other subsystems at their preferred operating frequencies. This scheme has a small overhead and results in significant power savings without a significant performance impact. When the bus utilization is less than 60%, our scheme results in an energy savings of 32-42%.
引用
收藏
页码:134 / 139
页数:6
相关论文
共 50 条
  • [21] Power efficient module in single chip for the energy optimized dynamic IoT communication
    Gaikwad N.
    Shiyamala S.
    Multimedia Tools and Applications, 2025, 84 (10) : 8107 - 8126
  • [22] Real Chip Evaluation of a Low Power CGRA with Optimized Application Mapping
    Kojima, Takuya
    Ando, Naoki
    Matshushita, Yusuke
    Okuhara, Hayate
    Ng Anh Vu Doan
    Amano, Hideharu
    HEART 2018: PROCEEDINGS OF THE 9TH INTERNATIONAL SYMPOSIUM ON HIGHLY-EFFICIENT ACCELERATORS AND RECONFIGURABLE TECHNOLOGIES, 2018,
  • [23] Dynamic power management for embedded processors in system-on-chip designs
    You, Daecheol
    Chung, Ki-Seok
    ELECTRONICS LETTERS, 2014, 50 (18) : 1309 - U155
  • [24] Low power system-on-chip FPAs
    Kozlowski, L
    Loose, M
    Joshi, A
    Vural, K
    Buchin, M
    INFRARED TECHNOLOGY AND APPLICATIONS XXV111, PTS 1 AND 2, 2003, 4820 : 525 - 534
  • [25] Synchronous System design for a high speed treatment and optimized dynamic power
    Hassine, Siwar Ben Haj
    Ouni, Bouraoui
    2017 INTERNATIONAL CONFERENCE ON ENGINEERING AND TECHNOLOGY (ICET), 2017,
  • [26] Dynamically reconfigurable cache for low-power embedded system
    Chen, Liming
    Zou, Xuecheng
    Lei, Jianming
    Liu, Zhenglin
    ICNC 2007: THIRD INTERNATIONAL CONFERENCE ON NATURAL COMPUTATION, VOL 5, PROCEEDINGS, 2007, : 180 - +
  • [27] Optimized Recurrent based Training Accelerator for Network-On-Chip Communication System
    Achar, Sumana
    Jayadevappa, D.
    IAENG International Journal of Computer Science, 2023, 50 (04)
  • [28] InGaAs Communication Photodiodes: From low to high power level designs
    Achouche, M.
    QUANTUM SENSING AND NANOPHOTONIC DEVICES VI, 2009, 7222
  • [29] FLEXBUS: A high-performance system-on-chip communication architecture with a dynamically configurable topology
    Sekar, K
    Lahiri, K
    Raghunathan, A
    Dey, S
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 571 - 574
  • [30] Delay Optimized Architecture for On-Chip Communication
    Sheraz Anjum
    Journal of Electronic Science and Technology of China, 2009, 7 (02) : 104 - 109