Dynamically optimized synchronous communication for low power system on chip designs

被引:0
|
作者
Chandra, V [1 ]
Carpenter, G [1 ]
Burns, J [1 ]
机构
[1] Carnegie Mellon Univ, Dept ECE, Pittsburgh, PA 15213 USA
关键词
D O I
10.1109/ICCD.2003.1240885
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
It is becoming necessary to have finer granularity and control of clock domains in System-on-Chip (SoC) designs for various reasons, power consumption being the primary consideration. In this work we have developed a mechanism to support frequency islands at the subsystem level. This paper describes a scheme for interconnecting and allowing synchronous communication between subsystems operating in different clock domains over a common synchronous bus interface. Our scheme provides a method to dynamically adjust the operating frequency of the source, target and the interconnecting bus during the synchronous communication while leaving other subsystems at their preferred operating frequencies. This scheme has a small overhead and results in significant power savings without a significant performance impact. When the bus utilization is less than 60%, our scheme results in an energy savings of 32-42%.
引用
收藏
页码:134 / 139
页数:6
相关论文
共 50 条
  • [1] Designs of Low Power Snoop for Multiprocessor System on Chip
    Chi-Chou Kao
    Yi-Ciang Lin
    Journal of Signal Processing Systems, 2017, 88 : 83 - 89
  • [2] Designs of Low Power Snoop for Multiprocessor System on Chip
    Kao, Chi-Chou
    Lin, Yi-Ciang
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2017, 88 (01): : 83 - 89
  • [3] Trends in low power digital System-On-Chip designs
    Saleh, R
    Lim, G
    Kadowaki, T
    Uchiyama, K
    PROCEEDING OF THE 2002 3RD INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2002, : 373 - 378
  • [4] Low-power approach for platform-based system-on-chip designs
    Ramanathan, S
    Llopis, RP
    Chandramouli, R
    CANADIAN JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING-REVUE CANADIENNE DE GENIE ELECTRIQUE ET INFORMATIQUE, 2001, 26 (3-4): : 99 - 104
  • [5] Low-power approach for platform-based system-on-chip designs
    Ramanathan, Sethuraman
    Llopis, Rafael Peset
    Chandramouli, Rajarathnam
    Canadian Journal of Electrical and Computer Engineering, 2001, 26 (3-4) : 99 - 104
  • [6] Nexus: An asynchronous crossbar interconnect for synchronous system-on-chip designs
    Lines, A
    HOT INTERCONNECTS 11, 2003, : 2 - 9
  • [7] LOW-POWER CHIP-TO-CHIP COMMUNICATION CIRCUITS
    TAN, N
    ERIKSSON, S
    ELECTRONICS LETTERS, 1994, 30 (21) : 1732 - 1733
  • [8] Optimized design of interconnected bus on chip for low power
    Li, Donghai
    Ma, Guangsheng
    Feng, Gang
    COMPUTATIONAL SCIENCE - ICCS 2006, PT 4, PROCEEDINGS, 2006, 3994 : 645 - 652
  • [9] Optimized design of interconnected bus on chip for low power
    Li, Donghai
    Ma, Guangsheng
    Feng, Gang
    FIRST INTERNATIONAL MULTI-SYMPOSIUMS ON COMPUTER AND COMPUTATIONAL SCIENCES (IMSCCS 2006), PROCEEDINGS, VOL 2, 2006, : 298 - +
  • [10] Simulation of synchronous Network-on-chip router for System-on-chip communication
    Ilic, Marko R.
    Petrovic, Vladimir Z.
    Jovanovic, Goran S.
    2012 20TH TELECOMMUNICATIONS FORUM (TELFOR), 2012, : 506 - 509