A Comprehensive Reliability Assessment of Fault-Resilient Network-on-Chip Using Analytical Model

被引:6
|
作者
Dang, Khanh N. [1 ]
Ahmed, Akram Ben [2 ]
Xuan-Tu Tran [3 ]
Okuyama, Yuichi [1 ]
Ben Abdallah, Abderazek [1 ]
机构
[1] Univ Aizu, Grad Sch Comp Sci & Engn, Adapt Syst Lab, Aizu Wakamatsu, Fukushima 9658580, Japan
[2] Keio Univ, Dept Informat & Comp Sci, Yokohama, Kanagawa 2238522, Japan
[3] VNU Univ Engn & Technol, Key Lab Smart Integrated Syst, Hanoi 123106, Vietnam
关键词
Analytical model; architecture and design; fault tolerance; reliability analysis; MANAGEMENT; TOLERANCE; ARCHITECTURE; CHALLENGES;
D O I
10.1109/TVLSI.2017.2736004
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The component's failure in network-on-chips (NoCs) has been a critical factor on the system's reliability. In order to alleviate the impact of faults, fault tolerance has been investigated in the recent years to enhance NoC's robustness. Due to the vast selection of fault-tolerance mechanisms and critical design constraints, selecting and configuring an appropriate mechanism to satisfy the fault-tolerance requirements constitute new challenges for designers. Consequently, reliability assessment has become prominent for the early stages of manufacturing process to solve these problems. This paper approaches the fault-tolerance analysis by providing an analytical model to approximate the lifetime reliability and compares it with a system-level simulation. Based on the proposed approach, we measure the fault-tolerance efficiency using a new parameter, named reliability acceleration factor. The goal of this paper is to provide an efficient and accurate reliability assessment to help designers easily understand and evaluate the advantages and drawbacks of their potential fault-tolerance methods.
引用
收藏
页码:3099 / 3112
页数:14
相关论文
共 50 条
  • [41] High-level Fault Diagnosis on Network-on-chip Using Path Tracking
    Ke, Minhui
    Zhang, Ying
    Jiang, Jianhui
    2017 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2017,
  • [42] Fault Tolerant Mesh based Network-on-Chip Architecture
    Chatterjee, Navonil
    Chattopadhyay, Santanu
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 417 - 420
  • [43] Fault-free: A Fault-resilient Deep Neural Network Accelerator based on Realistic ReRAM Devices
    Shin, Hyein
    Kang, Myeonggu
    Kim, Lee-Sup
    2021 58TH ACM/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2021, : 1039 - 1044
  • [44] A Strategy for Fault Tolerant Reconfigurable Network-on-Chip Design
    Chatterjee, Navonil
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [45] Impact of thermal effect on reliability in Optical Network-on-Chip
    Li, Hui
    Gu, Huaxi
    Yang, Yintang
    Zhu, Zhangming
    OPTIK, 2013, 124 (20): : 4172 - 4176
  • [46] Compiler-Enhanced Reliability for Network-on-Chip Architectures
    Sasongko, Muhammad Aditya
    Topcuoglu, Haluk Rahmi
    Arslan, Sanem
    Kandemir, Mahmut Taylan
    2017 25TH EUROMICRO INTERNATIONAL CONFERENCE ON PARALLEL, DISTRIBUTED AND NETWORK-BASED PROCESSING (PDP 2017), 2017, : 584 - 588
  • [47] Comprehensive Assessment of Fault-Resilient Schemes Based on Energy Storage Integrated Modular Converters for AC-DC Conversion Systems
    Wang, Shuren
    Vozikis, Dimitrios
    Ahmed, Khaled H.
    Holliday, Derrick
    Williams, Barry W.
    IEEE TRANSACTIONS ON POWER DELIVERY, 2022, 37 (03) : 1764 - 1774
  • [48] RQNoC: A Resilient Quality-of-Service Network-on-Chip with Service Redirection
    Malek, Alirad
    Sourdis, Ioannis
    Tzilis, Stavros
    He, Yifan
    Rauwerda, Gerard
    ACM TRANSACTIONS ON EMBEDDED COMPUTING SYSTEMS, 2016, 15 (02)
  • [49] Low-overhead thermally resilient optical network-on-chip architecture
    Tinati, Melika
    Koohi, Somayyeh
    Hessabi, Shaahin
    NANO COMMUNICATION NETWORKS, 2019, 20 : 31 - 47
  • [50] PERFORMANCE ASSESSMENT OF DIFFERENT NETWORK-ON-CHIP TOPOLOGIES
    Reddy, Tetala Neel Kamal
    Swain, Ayas Kanta
    Singh, Jayant Kumar
    Mahapatra, Kamala Kanta
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,