A Comprehensive Reliability Assessment of Fault-Resilient Network-on-Chip Using Analytical Model

被引:6
|
作者
Dang, Khanh N. [1 ]
Ahmed, Akram Ben [2 ]
Xuan-Tu Tran [3 ]
Okuyama, Yuichi [1 ]
Ben Abdallah, Abderazek [1 ]
机构
[1] Univ Aizu, Grad Sch Comp Sci & Engn, Adapt Syst Lab, Aizu Wakamatsu, Fukushima 9658580, Japan
[2] Keio Univ, Dept Informat & Comp Sci, Yokohama, Kanagawa 2238522, Japan
[3] VNU Univ Engn & Technol, Key Lab Smart Integrated Syst, Hanoi 123106, Vietnam
关键词
Analytical model; architecture and design; fault tolerance; reliability analysis; MANAGEMENT; TOLERANCE; ARCHITECTURE; CHALLENGES;
D O I
10.1109/TVLSI.2017.2736004
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The component's failure in network-on-chips (NoCs) has been a critical factor on the system's reliability. In order to alleviate the impact of faults, fault tolerance has been investigated in the recent years to enhance NoC's robustness. Due to the vast selection of fault-tolerance mechanisms and critical design constraints, selecting and configuring an appropriate mechanism to satisfy the fault-tolerance requirements constitute new challenges for designers. Consequently, reliability assessment has become prominent for the early stages of manufacturing process to solve these problems. This paper approaches the fault-tolerance analysis by providing an analytical model to approximate the lifetime reliability and compares it with a system-level simulation. Based on the proposed approach, we measure the fault-tolerance efficiency using a new parameter, named reliability acceleration factor. The goal of this paper is to provide an efficient and accurate reliability assessment to help designers easily understand and evaluate the advantages and drawbacks of their potential fault-tolerance methods.
引用
收藏
页码:3099 / 3112
页数:14
相关论文
共 50 条
  • [21] Fault tolerant source routing for network-on-chip
    Kim, Young Bok
    Kim, Yong-Bin
    DFT 2007: 22ND IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2007, : 12 - 20
  • [22] Mechanisms to Provide Fault Tolerance to a Network-on-Chip
    Pereira, T. F.
    Melo, D. R.
    Bezerra, E. A.
    Zeferino, C. A.
    IEEE LATIN AMERICA TRANSACTIONS, 2017, 15 (06) : 1034 - 1042
  • [23] An Analytical Approach for Network-on-Chip Performance Analysis
    Ogras, Umit Y.
    Bogdan, Paul
    Marculescu, Radu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2010, 29 (12) : 2001 - 2013
  • [24] Compiler Directed Network-on-Chip Reliability Enhancement for Chip Multiprocessors
    Ozturk, Ozcan
    Kandemir, Mahmut
    Irwin, Mary J.
    Narayanan, H. K.
    ACM SIGPLAN NOTICES, 2010, 45 (04) : 85 - 94
  • [25] Compiler Directed Network-on-Chip Reliability Enhancement for Chip Multiprocessors
    Ozturk, Ozcan
    Kandemir, Mahmut
    Irwin, Mary J.
    Narayanan, H. K.
    LCTES 10-PROCEEDINGS OF THE ACM SIGPLAN/SIGBED 2010 CONFERENCE ON LANGUAGES, COMPILERS, & TOOLS FOR EMBEDDED SYSTEMS, 2010, : 85 - 94
  • [26] A Fault-Tolerant Routing Algorithm Using Tunnels in Fault Blocks for Network-on-Chip
    Wang, Ling
    Mak, Terrence
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2018, 27 (02)
  • [27] Using MPLS Fault Recovery Mechanism and Bandwidth Reservation in Network-on-Chip
    Pooyan, Mohammad
    Rad, Mohammad Reza Nouri
    Kourdy, Reza
    2010 2ND INTERNATIONAL CONFERENCE ON COMPUTER AND AUTOMATION ENGINEERING (ICCAE 2010), VOL 5, 2010, : 509 - 513
  • [28] A thermally-resilient all-optical network-on-chip
    Karimi, Roshanak
    Koohi, Somayyeh
    Tinati, Melika
    Hessabi, Shaahin
    MICROELECTRONICS RELIABILITY, 2019, 99 : 74 - 86
  • [29] Maximal Interconnect Resilient Methodology for Fault Tolerance, Yield, and Reliability Improvement in Network on Chip
    Li, Katherine Shu-Min
    Pai, Chih-Yun
    Chen, Liang-Bi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (12) : 2649 - 2658
  • [30] Multi Network Interface Architectures for Fault Tolerant Network-on-Chip
    Rantala, Ville
    Lehtonen, Teijo
    Liljeberg, Pasi
    Plosila, Juha
    ISSCS 2009: INTERNATIONAL SYMPOSIUM ON SIGNALS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS,, 2009, : 145 - +